aboutsummaryrefslogtreecommitdiff
path: root/llvm/test/CodeGen/Hexagon/widen-alias.ll
blob: 4e766a607407d99fcd7fd8106098c44b201c8741 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
; Check the memd loads are generated by HexagonLoadStoreWidening pass
; Check that memw loads from adjacent memory location are replaced with memd,
; though the load/stores alias with instructions that occur later in the block.
; The order of memory operations remains unchanged.

; RUN: llc -mtriple=hexagon -verify-machineinstrs < %s | FileCheck %s

target triple = "hexagon"

; CHECK-LABEL: load_store_interleaved:
; CHECK: r{{[0-9]+}}:{{[0-9]+}} = memd(r{{[0-9]+}}+#0)
; CHECK: memd(r{{[0-9]+}}+#0) = r{{[0-9]+}}:{{[0-9]+}}
; Function Attrs: mustprogress nounwind
define linkonce_odr dso_local void @load_store_interleaved(ptr %p, float %a, float %b) local_unnamed_addr {
entry:
  %0 = load float, ptr %p, align 8
  %add0 = fadd float %0, %a
  store float %add0, ptr %p, align 8
  %q = getelementptr i8, ptr %p, i32 4
  %1 = load float, ptr %q, align 4
  %add1 = fadd float %1, %b
  store float %add1, ptr %q, align 4
  ret void
}

; Store can be widened here, but this order of instructions is not currently handled
; CHECK-LABEL: loads_between_stores:
; CHECK: r{{[0-9]+}}:{{[0-9]+}} = memd(r{{[0-9]+}}+#0)
; CHECK-NOT: memd(r{{[0-9]+}}+#4) = r{{[0-9]+}}:{{[0-9]+}}
; Function Attrs: mustprogress nounwind
define linkonce_odr dso_local void @loads_between_stores(ptr %p, float %a, float %b) local_unnamed_addr {
entry:
  %add0 = fadd float %b, %a
  %q = getelementptr i8, ptr %p, i32 4
  %r = getelementptr i8, ptr %p, i32 8
  store float %add0, ptr %r, align 4
  %0 = load float, ptr %p, align 8
  %1 = load float, ptr %q, align 4
  %add1 = fadd float %1, %0
  store float %add1, ptr %q, align 8
  ret void
}

; CHECK-LABEL: loads_before_stores:
; CHECK: r{{[0-9]+}}:{{[0-9]+}} = memd(r{{[0-9]+}}+#0)
; CHECK: memd(r{{[0-9]+}}+#0) = r{{[0-9]+}}:{{[0-9]+}}
; Function Attrs: mustprogress nounwind
define linkonce_odr dso_local void @loads_before_stores(ptr %p, float %a, float %b) local_unnamed_addr {
entry:
  %0 = load float, ptr %p, align 8
  %q = getelementptr i8, ptr %p, i32 4
  %1 = load float, ptr %q, align 4
  %add0 = fadd float %0, %a
  store float %add0, ptr %p, align 8
  %add1 = fadd float %1, %b
  store float %add1, ptr %q, align 4
  ret void
}

; Store can be widened here, but this order of instructions is not currently handled
; CHECK-LABEL: store_load_interleaved:
; CHECK: r{{[0-9]+}}:{{[0-9]+}} = memd(r{{[0-9]+}}+#0)
; CHECK-NOT: memd(r{{[0-9]+}}+#0) = r{{[0-9]+}}:{{[0-9]+}}
; Function Attrs: mustprogress nounwind
define linkonce_odr dso_local void @store_load_interleaved(ptr %p, float %a, float %b, float %f) local_unnamed_addr {
entry:
  %q = getelementptr i8, ptr %p, i32 4
  %r = getelementptr i8, ptr %p, i32 8
  store float %f, ptr %r, align 4
  %0 = load float, ptr %p, align 8
  %add0 = fadd float %0, %a
  store float %add0, ptr %p, align 8
  %1 = load float, ptr %q, align 4
  %add1 = fadd float %1, %b
  %add2 = fadd float %add1, %add0
  store float %add2, ptr %q, align 8
  ret void
}

; CHECK-LABEL: stores_between_loads:
; CHECK-NOT: r{{[0-9]+}}:{{[0-9]+}} = memd(r{{[0-9]+}}+#0)
; CHECK: memd(r{{[0-9]+}}+#0) = r{{[0-9]+}}:{{[0-9]+}}
; Function Attrs: mustprogress nounwind
define linkonce_odr dso_local void @stores_between_loads(ptr %p, float %a, float %b, float %f) local_unnamed_addr {
entry:
  %0 = load float, ptr %p, align 8
  %add0 = fadd float %f, %0
  store float %add0, ptr %p, align 8
  %q = getelementptr i8, ptr %p, i32 4
  %add1 = fadd float %f, %b
  store float %add1, ptr %q, align 8
  %r = getelementptr i8, ptr %p, i32 8
  %1 = load float, ptr %r, align 4
  %add2 = fadd float %add1, %1
  store float %add2, ptr %r, align 4
  ret void
}