aboutsummaryrefslogtreecommitdiff
path: root/llvm/test/CodeGen/Hexagon/testbits.ll
blob: d487845b602104efb84aa6be2164c2cc1478cc6e (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
; RUN: llc -mtriple=hexagon < %s | FileCheck %s

; CHECK-LABEL: f0:
; CHECK: p0 = bitsset(r0,r1)
define i32 @f0(i32 %a0, i32 %a1) #0 {
b0:
  %v0 = and i32 %a0, %a1
  %v1 = icmp eq i32 %v0, %a1
  %v2 = select i1 %v1, i32 2, i32 3
  ret i32 %v2
}

; CHECK-LABEL: f1:
; CHECK: p0 = bitsclr(r0,r1)
define i32 @f1(i32 %a0, i32 %a1) #0 {
b0:
  %v0 = and i32 %a0, %a1
  %v1 = icmp eq i32 %v0, 0
  %v2 = select i1 %v1, i32 2, i32 3
  ret i32 %v2
}

; CHECK-LABEL: f2:
; CHECK: p0 = bitsclr(r0,#37)
define i32 @f2(i32 %a0) #0 {
b0:
  %v0 = and i32 %a0, 37
  %v1 = icmp eq i32 %v0, 0
  %v2 = select i1 %v1, i32 2, i32 3
  ret i32 %v2
}

attributes #0 = { nounwind "target-cpu"="hexagonv55" }