aboutsummaryrefslogtreecommitdiff
path: root/llvm/test/CodeGen/Hexagon/tc_sched1.ll
blob: 345665e34d0aacacc37dbd1ae4429cbb2c7d5887 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
; RUN: llc -mtriple=hexagon -mcpu=hexagonv67t < %s | FileCheck %s

; Another scheduling test for Tiny Core.

; CHECK: memw
; CHECK: }
; CHECK: memw
; CHECK: }
; CHECK: memw
; CHECK: }
; CHECK: mpyi
; CHECK-NOT: }
; CHECK: memw
; CHECK: }
; CHECK: += mpyi
; CHECK-NOT: }
; CHECK: jumpr
; CHECK: }

define i32 @test(ptr noalias nocapture readonly %a, ptr noalias nocapture readonly %b, i32 %n) local_unnamed_addr #0 {
entry:
  %0 = load i32, ptr %a, align 4
  %1 = load i32, ptr %b, align 4
  %mul = mul nsw i32 %1, %0
  %arrayidx.inc = getelementptr i32, ptr %a, i32 1
  %arrayidx1.inc = getelementptr i32, ptr %b, i32 1
  %2 = load i32, ptr %arrayidx.inc, align 4
  %3 = load i32, ptr %arrayidx1.inc, align 4
  %mul.1 = mul nsw i32 %3, %2
  %add.1 = add nsw i32 %mul.1, %mul
  ret i32 %add.1
}