aboutsummaryrefslogtreecommitdiff
path: root/llvm/test/CodeGen/AVR/lrint.ll
blob: d7568305f7b51b37dbdb57a9ddaea8153bf6e7dc (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc < %s -mtriple=avr -mcpu=atmega328p | FileCheck %s

define i32 @testmsws_builtin(float %x) {
; CHECK-LABEL: testmsws_builtin:
; CHECK:       ; %bb.0: ; %entry
; CHECK-NEXT:    call lrintf
; CHECK-NEXT:    ret
entry:
  %0 = tail call i32 @llvm.lrint.i32.f32(float %x)
  ret i32 %0
}

define i32 @testmswd_builtin(double %x) {
; CHECK-LABEL: testmswd_builtin:
; CHECK:       ; %bb.0: ; %entry
; CHECK-NEXT:    call lrint
; CHECK-NEXT:    ret
entry:
  %0 = tail call i32 @llvm.lrint.i32.f64(double %x)
  ret i32 %0
}

declare i32 @llvm.lrint.i32.f32(float) nounwind readnone
declare i32 @llvm.lrint.i32.f64(double) nounwind readnone