1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -mtriple=armv7a-eabi -mattr=+neon -float-abi=hard %s -o - | FileCheck %s
define <8 x i8> @vmlai8(<8 x i8> %A, <8 x i8> %B, <8 x i8> %C) nounwind {
; CHECK-LABEL: vmlai8:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmla.i8 d0, d1, d2
; CHECK-NEXT: bx lr
%tmp4 = mul <8 x i8> %B, %C
%tmp5 = add <8 x i8> %A, %tmp4
ret <8 x i8> %tmp5
}
define <4 x i16> @vmlai16(<4 x i16> %A, <4 x i16> %B, <4 x i16> %C) nounwind {
; CHECK-LABEL: vmlai16:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmla.i16 d0, d1, d2
; CHECK-NEXT: bx lr
%tmp4 = mul <4 x i16> %B, %C
%tmp5 = add <4 x i16> %A, %tmp4
ret <4 x i16> %tmp5
}
define <2 x i32> @vmlai32(<2 x i32> %A, <2 x i32> %B, <2 x i32> %C) nounwind {
; CHECK-LABEL: vmlai32:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmla.i32 d0, d1, d2
; CHECK-NEXT: bx lr
%tmp4 = mul <2 x i32> %B, %C
%tmp5 = add <2 x i32> %A, %tmp4
ret <2 x i32> %tmp5
}
define <2 x float> @vmlaf32(<2 x float> %A, <2 x float> %B, <2 x float> %C) nounwind {
; CHECK-LABEL: vmlaf32:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmla.f32 d0, d1, d2
; CHECK-NEXT: bx lr
%tmp4 = fmul <2 x float> %B, %C
%tmp5 = fadd <2 x float> %A, %tmp4
ret <2 x float> %tmp5
}
define <16 x i8> @vmlaQi8(<16 x i8> %A, <16 x i8> %B, <16 x i8> %C) nounwind {
; CHECK-LABEL: vmlaQi8:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmla.i8 q0, q1, q2
; CHECK-NEXT: bx lr
%tmp4 = mul <16 x i8> %B, %C
%tmp5 = add <16 x i8> %A, %tmp4
ret <16 x i8> %tmp5
}
define <8 x i16> @vmlaQi16(<8 x i16> %A, <8 x i16> %B, <8 x i16> %C) nounwind {
; CHECK-LABEL: vmlaQi16:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmla.i16 q0, q1, q2
; CHECK-NEXT: bx lr
%tmp4 = mul <8 x i16> %B, %C
%tmp5 = add <8 x i16> %A, %tmp4
ret <8 x i16> %tmp5
}
define <4 x i32> @vmlaQi32(<4 x i32> %A, <4 x i32> %B, <4 x i32> %C) nounwind {
; CHECK-LABEL: vmlaQi32:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmla.i32 q0, q1, q2
; CHECK-NEXT: bx lr
%tmp4 = mul <4 x i32> %B, %C
%tmp5 = add <4 x i32> %A, %tmp4
ret <4 x i32> %tmp5
}
define <4 x float> @vmlaQf32(<4 x float> %A, <4 x float> %B, <4 x float> %C) nounwind {
; CHECK-LABEL: vmlaQf32:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmla.f32 q0, q1, q2
; CHECK-NEXT: bx lr
%tmp4 = fmul <4 x float> %B, %C
%tmp5 = fadd <4 x float> %A, %tmp4
ret <4 x float> %tmp5
}
define <8 x i16> @vmlals8(<8 x i16> %A, <8 x i8> %B, <8 x i8> %C) nounwind {
; CHECK-LABEL: vmlals8:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmlal.s8 q0, d2, d3
; CHECK-NEXT: bx lr
%tmp4 = sext <8 x i8> %B to <8 x i16>
%tmp5 = sext <8 x i8> %C to <8 x i16>
%tmp6 = mul <8 x i16> %tmp4, %tmp5
%tmp7 = add <8 x i16> %A, %tmp6
ret <8 x i16> %tmp7
}
define <4 x i32> @vmlals16(<4 x i32> %A, <4 x i16> %B, <4 x i16> %C) nounwind {
; CHECK-LABEL: vmlals16:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmlal.s16 q0, d2, d3
; CHECK-NEXT: bx lr
%tmp4 = sext <4 x i16> %B to <4 x i32>
%tmp5 = sext <4 x i16> %C to <4 x i32>
%tmp6 = mul <4 x i32> %tmp4, %tmp5
%tmp7 = add <4 x i32> %A, %tmp6
ret <4 x i32> %tmp7
}
define <2 x i64> @vmlals32(<2 x i64> %A, <2 x i32> %B, <2 x i32> %C) nounwind {
; CHECK-LABEL: vmlals32:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmlal.s32 q0, d2, d3
; CHECK-NEXT: bx lr
%tmp4 = sext <2 x i32> %B to <2 x i64>
%tmp5 = sext <2 x i32> %C to <2 x i64>
%tmp6 = mul <2 x i64> %tmp4, %tmp5
%tmp7 = add <2 x i64> %A, %tmp6
ret <2 x i64> %tmp7
}
define <8 x i16> @vmlalu8(<8 x i16> %A, <8 x i8> %B, <8 x i8> %C) nounwind {
; CHECK-LABEL: vmlalu8:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmlal.u8 q0, d2, d3
; CHECK-NEXT: bx lr
%tmp4 = zext <8 x i8> %B to <8 x i16>
%tmp5 = zext <8 x i8> %C to <8 x i16>
%tmp6 = mul <8 x i16> %tmp4, %tmp5
%tmp7 = add <8 x i16> %A, %tmp6
ret <8 x i16> %tmp7
}
define <4 x i32> @vmlalu16(<4 x i32> %A, <4 x i16> %B, <4 x i16> %C) nounwind {
; CHECK-LABEL: vmlalu16:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmlal.u16 q0, d2, d3
; CHECK-NEXT: bx lr
%tmp4 = zext <4 x i16> %B to <4 x i32>
%tmp5 = zext <4 x i16> %C to <4 x i32>
%tmp6 = mul <4 x i32> %tmp4, %tmp5
%tmp7 = add <4 x i32> %A, %tmp6
ret <4 x i32> %tmp7
}
define <2 x i64> @vmlalu32(<2 x i64> %A, <2 x i32> %B, <2 x i32> %C) nounwind {
; CHECK-LABEL: vmlalu32:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmlal.u32 q0, d2, d3
; CHECK-NEXT: bx lr
%tmp4 = zext <2 x i32> %B to <2 x i64>
%tmp5 = zext <2 x i32> %C to <2 x i64>
%tmp6 = mul <2 x i64> %tmp4, %tmp5
%tmp7 = add <2 x i64> %A, %tmp6
ret <2 x i64> %tmp7
}
define <8 x i16> @vmlala8(<8 x i16> %A, <8 x i8> %B, <8 x i8> %C) nounwind {
; CHECK-LABEL: vmlala8:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmlal.u8 q0, d2, d3
; CHECK-NEXT: vbic.i16 q0, #0xff00
; CHECK-NEXT: bx lr
%tmp4 = zext <8 x i8> %B to <8 x i16>
%tmp5 = zext <8 x i8> %C to <8 x i16>
%tmp6 = mul <8 x i16> %tmp4, %tmp5
%tmp7 = add <8 x i16> %A, %tmp6
%and = and <8 x i16> %tmp7, <i16 255, i16 255, i16 255, i16 255, i16 255, i16 255, i16 255, i16 255>
ret <8 x i16> %and
}
define <4 x i32> @vmlala16(<4 x i32> %A, <4 x i16> %B, <4 x i16> %C) nounwind {
; CHECK-LABEL: vmlala16:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmlal.u16 q0, d2, d3
; CHECK-NEXT: vmov.i32 q8, #0xffff
; CHECK-NEXT: vand q0, q0, q8
; CHECK-NEXT: bx lr
%tmp4 = zext <4 x i16> %B to <4 x i32>
%tmp5 = zext <4 x i16> %C to <4 x i32>
%tmp6 = mul <4 x i32> %tmp4, %tmp5
%tmp7 = add <4 x i32> %A, %tmp6
%and = and <4 x i32> %tmp7, <i32 65535, i32 65535, i32 65535, i32 65535>
ret <4 x i32> %and
}
define <2 x i64> @vmlala32(<2 x i64> %A, <2 x i32> %B, <2 x i32> %C) nounwind {
; CHECK-LABEL: vmlala32:
; CHECK: @ %bb.0:
; CHECK-NEXT: vmlal.u32 q0, d2, d3
; CHECK-NEXT: vmov.i64 q8, #0xffffffff
; CHECK-NEXT: vand q0, q0, q8
; CHECK-NEXT: bx lr
%tmp4 = zext <2 x i32> %B to <2 x i64>
%tmp5 = zext <2 x i32> %C to <2 x i64>
%tmp6 = mul <2 x i64> %tmp4, %tmp5
%tmp7 = add <2 x i64> %A, %tmp6
%and = and <2 x i64> %tmp7, <i64 4294967295, i64 4294967295>
ret <2 x i64> %and
}
define arm_aapcs_vfpcc <4 x i32> @test_vmlal_lanes16(<4 x i32> %arg0_int32x4_t, <4 x i16> %arg1_int16x4_t, <4 x i16> %arg2_int16x4_t) nounwind readnone {
; CHECK-LABEL: test_vmlal_lanes16:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vmlal.s16 q0, d2, d3[1]
; CHECK-NEXT: bx lr
entry:
%0 = shufflevector <4 x i16> %arg2_int16x4_t, <4 x i16> undef, <4 x i32> <i32 1, i32 1, i32 1, i32 1> ; <<4 x i16>> [#uses=1]
%1 = sext <4 x i16> %arg1_int16x4_t to <4 x i32>
%2 = sext <4 x i16> %0 to <4 x i32>
%3 = mul <4 x i32> %1, %2
%4 = add <4 x i32> %arg0_int32x4_t, %3
ret <4 x i32> %4
}
define arm_aapcs_vfpcc <2 x i64> @test_vmlal_lanes32(<2 x i64> %arg0_int64x2_t, <2 x i32> %arg1_int32x2_t, <2 x i32> %arg2_int32x2_t) nounwind readnone {
; CHECK-LABEL: test_vmlal_lanes32:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vmlal.s32 q0, d2, d3[1]
; CHECK-NEXT: bx lr
entry:
%0 = shufflevector <2 x i32> %arg2_int32x2_t, <2 x i32> undef, <2 x i32> <i32 1, i32 1> ; <<2 x i32>> [#uses=1]
%1 = sext <2 x i32> %arg1_int32x2_t to <2 x i64>
%2 = sext <2 x i32> %0 to <2 x i64>
%3 = mul <2 x i64> %1, %2
%4 = add <2 x i64> %arg0_int64x2_t, %3
ret <2 x i64> %4
}
define arm_aapcs_vfpcc <4 x i32> @test_vmlal_laneu16(<4 x i32> %arg0_uint32x4_t, <4 x i16> %arg1_uint16x4_t, <4 x i16> %arg2_uint16x4_t) nounwind readnone {
; CHECK-LABEL: test_vmlal_laneu16:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vmlal.u16 q0, d2, d3[1]
; CHECK-NEXT: bx lr
entry:
%0 = shufflevector <4 x i16> %arg2_uint16x4_t, <4 x i16> undef, <4 x i32> <i32 1, i32 1, i32 1, i32 1> ; <<4 x i16>> [#uses=1]
%1 = zext <4 x i16> %arg1_uint16x4_t to <4 x i32>
%2 = zext <4 x i16> %0 to <4 x i32>
%3 = mul <4 x i32> %1, %2
%4 = add <4 x i32> %arg0_uint32x4_t, %3
ret <4 x i32> %4
}
define arm_aapcs_vfpcc <2 x i64> @test_vmlal_laneu32(<2 x i64> %arg0_uint64x2_t, <2 x i32> %arg1_uint32x2_t, <2 x i32> %arg2_uint32x2_t) nounwind readnone {
; CHECK-LABEL: test_vmlal_laneu32:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vmlal.u32 q0, d2, d3[1]
; CHECK-NEXT: bx lr
entry:
%0 = shufflevector <2 x i32> %arg2_uint32x2_t, <2 x i32> undef, <2 x i32> <i32 1, i32 1> ; <<2 x i32>> [#uses=1]
%1 = zext <2 x i32> %arg1_uint32x2_t to <2 x i64>
%2 = zext <2 x i32> %0 to <2 x i64>
%3 = mul <2 x i64> %1, %2
%4 = add <2 x i64> %arg0_uint64x2_t, %3
ret <2 x i64> %4
}
define arm_aapcs_vfpcc <4 x i32> @test_vmlal_lanea16(<4 x i32> %arg0_uint32x4_t, <4 x i16> %arg1_uint16x4_t, <4 x i16> %arg2_uint16x4_t) nounwind readnone {
; CHECK-LABEL: test_vmlal_lanea16:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vmlal.u16 q0, d2, d3[1]
; CHECK-NEXT: vmov.i32 q8, #0xffff
; CHECK-NEXT: vand q0, q0, q8
; CHECK-NEXT: bx lr
entry:
%0 = shufflevector <4 x i16> %arg2_uint16x4_t, <4 x i16> undef, <4 x i32> <i32 1, i32 1, i32 1, i32 1> ; <<4 x i16>> [#uses=1]
%1 = zext <4 x i16> %arg1_uint16x4_t to <4 x i32>
%2 = zext <4 x i16> %0 to <4 x i32>
%3 = mul <4 x i32> %1, %2
%4 = add <4 x i32> %arg0_uint32x4_t, %3
%and = and <4 x i32> %4, <i32 65535, i32 65535, i32 65535, i32 65535>
ret <4 x i32> %and
}
define arm_aapcs_vfpcc <2 x i64> @test_vmlal_lanea32(<2 x i64> %arg0_uint64x2_t, <2 x i32> %arg1_uint32x2_t, <2 x i32> %arg2_uint32x2_t) nounwind readnone {
; CHECK-LABEL: test_vmlal_lanea32:
; CHECK: @ %bb.0: @ %entry
; CHECK-NEXT: vmlal.u32 q0, d2, d3[1]
; CHECK-NEXT: vmov.i64 q8, #0xffffffff
; CHECK-NEXT: vand q0, q0, q8
; CHECK-NEXT: bx lr
entry:
%0 = shufflevector <2 x i32> %arg2_uint32x2_t, <2 x i32> undef, <2 x i32> <i32 1, i32 1> ; <<2 x i32>> [#uses=1]
%1 = zext <2 x i32> %arg1_uint32x2_t to <2 x i64>
%2 = zext <2 x i32> %0 to <2 x i64>
%3 = mul <2 x i64> %1, %2
%4 = add <2 x i64> %arg0_uint64x2_t, %3
%and = and <2 x i64> %4, <i64 4294967295, i64 4294967295>
ret <2 x i64> %and
}
|