1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 3
; RUN: llc -mtriple=aarch64-linux-gnu -mattr=+sve2p1,+bf16 < %s | FileCheck %s
declare <vscale x 2 x i64> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv2i64.nxv2i64(<vscale x 1 x i1>, <vscale x 2 x i64>, i64)
declare <vscale x 4 x i32> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv4i32.nxv2i64(<vscale x 1 x i1>, <vscale x 2 x i64>, i64)
declare <vscale x 8 x i16> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8i16.nxv2i64(<vscale x 1 x i1>, <vscale x 2 x i64>, i64)
declare <vscale x 16 x i8> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv16i8.nxv2i64(<vscale x 1 x i1>, <vscale x 2 x i64>, i64)
declare <vscale x 2 x double> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv2f64.nxv2i64(<vscale x 1 x i1>, <vscale x 2 x i64>, i64)
declare <vscale x 4 x float> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv4f32.nxv2i64(<vscale x 1 x i1>, <vscale x 2 x i64>, i64)
declare <vscale x 8 x half> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8f16.nxv2i64(<vscale x 1 x i1>, <vscale x 2 x i64>, i64)
declare <vscale x 8 x bfloat> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8bf16.nxv2i64(<vscale x 1 x i1>, <vscale x 2 x i64>, i64)
declare <vscale x 4 x i32> @llvm.aarch64.sve.ld1q.gather.index.nxv4i32(<vscale x 1 x i1>, ptr, <vscale x 2 x i64>)
declare <vscale x 8 x i16> @llvm.aarch64.sve.ld1q.gather.index.nxv8i16(<vscale x 1 x i1>, ptr, <vscale x 2 x i64>)
declare <vscale x 2 x i64> @llvm.aarch64.sve.ld1q.gather.index.nxv2i64(<vscale x 1 x i1>, ptr, <vscale x 2 x i64>)
declare <vscale x 8 x bfloat> @llvm.aarch64.sve.ld1q.gather.index.nxv8bf16(<vscale x 1 x i1>, ptr, <vscale x 2 x i64>)
declare <vscale x 8 x half> @llvm.aarch64.sve.ld1q.gather.index.nxv8f16(<vscale x 1 x i1>, ptr, <vscale x 2 x i64>)
declare <vscale x 4 x float> @llvm.aarch64.sve.ld1q.gather.index.nxv4f32(<vscale x 1 x i1>, ptr, <vscale x 2 x i64>)
declare <vscale x 2 x double> @llvm.aarch64.sve.ld1q.gather.index.nxv2f64(<vscale x 1 x i1>, ptr, <vscale x 2 x i64>)
define <vscale x 8 x i16> @test_svld1q_gather_u64index_s16(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx) {
; CHECK-LABEL: test_svld1q_gather_u64index_s16:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl z0.d, z0.d, #1
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0]
; CHECK-NEXT: ret
entry:
%0 = tail call <vscale x 8 x i16> @llvm.aarch64.sve.ld1q.gather.index.nxv8i16(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx)
ret <vscale x 8 x i16> %0
}
define <vscale x 8 x i16> @test_svld1q_gather_u64index_u16(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx) {
; CHECK-LABEL: test_svld1q_gather_u64index_u16:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl z0.d, z0.d, #1
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0]
; CHECK-NEXT: ret
entry:
%0 = tail call <vscale x 8 x i16> @llvm.aarch64.sve.ld1q.gather.index.nxv8i16(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx)
ret <vscale x 8 x i16> %0
}
define <vscale x 4 x i32> @test_svld1q_gather_u64index_s32(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx) {
; CHECK-LABEL: test_svld1q_gather_u64index_s32:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl z0.d, z0.d, #2
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0]
; CHECK-NEXT: ret
entry:
%0 = tail call <vscale x 4 x i32> @llvm.aarch64.sve.ld1q.gather.index.nxv4i32(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx)
ret <vscale x 4 x i32> %0
}
define <vscale x 4 x i32> @test_svld1q_gather_u64index_u32(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx) {
; CHECK-LABEL: test_svld1q_gather_u64index_u32:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl z0.d, z0.d, #2
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0]
; CHECK-NEXT: ret
entry:
%0 = tail call <vscale x 4 x i32> @llvm.aarch64.sve.ld1q.gather.index.nxv4i32(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx)
ret <vscale x 4 x i32> %0
}
define <vscale x 2 x i64> @test_svld1q_gather_u64index_s64(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx) {
; CHECK-LABEL: test_svld1q_gather_u64index_s64:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl z0.d, z0.d, #3
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0]
; CHECK-NEXT: ret
entry:
%0 = tail call <vscale x 2 x i64> @llvm.aarch64.sve.ld1q.gather.index.nxv2i64(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx)
ret <vscale x 2 x i64> %0
}
define <vscale x 2 x i64> @test_svld1q_gather_u64index_u64(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx) {
; CHECK-LABEL: test_svld1q_gather_u64index_u64:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl z0.d, z0.d, #3
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0]
; CHECK-NEXT: ret
entry:
%0 = tail call <vscale x 2 x i64> @llvm.aarch64.sve.ld1q.gather.index.nxv2i64(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx)
ret <vscale x 2 x i64> %0
}
define <vscale x 8 x bfloat> @test_svld1q_gather_u64index_bf16(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx) {
; CHECK-LABEL: test_svld1q_gather_u64index_bf16:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl z0.d, z0.d, #1
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0]
; CHECK-NEXT: ret
entry:
%0 = tail call <vscale x 8 x bfloat> @llvm.aarch64.sve.ld1q.gather.index.nxv8bf16(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx)
ret <vscale x 8 x bfloat> %0
}
define <vscale x 8 x half> @test_svld1q_gather_u64index_f16(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx) {
; CHECK-LABEL: test_svld1q_gather_u64index_f16:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl z0.d, z0.d, #1
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0]
; CHECK-NEXT: ret
entry:
%0 = tail call <vscale x 8 x half> @llvm.aarch64.sve.ld1q.gather.index.nxv8f16(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx)
ret <vscale x 8 x half> %0
}
define <vscale x 4 x float> @test_svld1q_gather_u64index_f32(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx) {
; CHECK-LABEL: test_svld1q_gather_u64index_f32:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl z0.d, z0.d, #2
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0]
; CHECK-NEXT: ret
entry:
%0 = tail call <vscale x 4 x float> @llvm.aarch64.sve.ld1q.gather.index.nxv4f32(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx)
ret <vscale x 4 x float> %0
}
define <vscale x 2 x double> @test_svld1q_gather_u64index_f64(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx) {
; CHECK-LABEL: test_svld1q_gather_u64index_f64:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl z0.d, z0.d, #3
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x0]
; CHECK-NEXT: ret
entry:
%0 = tail call <vscale x 2 x double> @llvm.aarch64.sve.ld1q.gather.index.nxv2f64(<vscale x 1 x i1> %pg, ptr %base, <vscale x 2 x i64> %idx)
ret <vscale x 2 x double> %0
}
define <vscale x 8 x i16> @test_svld1q_gather_u64base_index_s16(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %idx) {
; CHECK-LABEL: test_svld1q_gather_u64base_index_s16:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl x8, x0, #1
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8]
; CHECK-NEXT: ret
entry:
%0 = shl i64 %idx, 1
%1 = tail call <vscale x 8 x i16> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8i16.nxv2i64(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %0)
ret <vscale x 8 x i16> %1
}
define <vscale x 8 x i16> @test_svld1q_gather_u64base_index_u16(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %idx) {
; CHECK-LABEL: test_svld1q_gather_u64base_index_u16:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl x8, x0, #1
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8]
; CHECK-NEXT: ret
entry:
%0 = shl i64 %idx, 1
%1 = tail call <vscale x 8 x i16> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8i16.nxv2i64(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %0)
ret <vscale x 8 x i16> %1
}
define <vscale x 4 x i32> @test_svld1q_gather_u64base_index_s32(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %idx) {
; CHECK-LABEL: test_svld1q_gather_u64base_index_s32:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl x8, x0, #2
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8]
; CHECK-NEXT: ret
entry:
%0 = shl i64 %idx, 2
%1 = tail call <vscale x 4 x i32> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv4i32.nxv2i64(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %0)
ret <vscale x 4 x i32> %1
}
define <vscale x 4 x i32> @test_svld1q_gather_u64base_index_u32(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %idx) {
; CHECK-LABEL: test_svld1q_gather_u64base_index_u32:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl x8, x0, #2
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8]
; CHECK-NEXT: ret
entry:
%0 = shl i64 %idx, 2
%1 = tail call <vscale x 4 x i32> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv4i32.nxv2i64(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %0)
ret <vscale x 4 x i32> %1
}
define <vscale x 2 x i64> @test_svld1q_gather_u64base_index_s64(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %idx) {
; CHECK-LABEL: test_svld1q_gather_u64base_index_s64:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl x8, x0, #3
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8]
; CHECK-NEXT: ret
entry:
%0 = shl i64 %idx, 3
%1 = tail call <vscale x 2 x i64> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv2i64.nxv2i64(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %0)
ret <vscale x 2 x i64> %1
}
define <vscale x 2 x i64> @test_svld1q_gather_u64base_index_u64(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %idx) {
; CHECK-LABEL: test_svld1q_gather_u64base_index_u64:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl x8, x0, #3
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8]
; CHECK-NEXT: ret
entry:
%0 = shl i64 %idx, 3
%1 = tail call <vscale x 2 x i64> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv2i64.nxv2i64(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %0)
ret <vscale x 2 x i64> %1
}
define <vscale x 8 x bfloat> @test_svld1q_gather_u64base_index_bf16(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %idx) {
; CHECK-LABEL: test_svld1q_gather_u64base_index_bf16:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl x8, x0, #1
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8]
; CHECK-NEXT: ret
entry:
%0 = shl i64 %idx, 1
%1 = tail call <vscale x 8 x bfloat> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8bf16.nxv2i64(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %0)
ret <vscale x 8 x bfloat> %1
}
define <vscale x 8 x half> @test_svld1q_gather_u64base_index_f16(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %idx) {
; CHECK-LABEL: test_svld1q_gather_u64base_index_f16:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl x8, x0, #1
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8]
; CHECK-NEXT: ret
entry:
%0 = shl i64 %idx, 1
%1 = tail call <vscale x 8 x half> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv8f16.nxv2i64(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %0)
ret <vscale x 8 x half> %1
}
define <vscale x 4 x float> @test_svld1q_gather_u64base_index_f32(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %idx) {
; CHECK-LABEL: test_svld1q_gather_u64base_index_f32:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl x8, x0, #2
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8]
; CHECK-NEXT: ret
entry:
%0 = shl i64 %idx, 2
%1 = tail call <vscale x 4 x float> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv4f32.nxv2i64(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %0)
ret <vscale x 4 x float> %1
}
define <vscale x 2 x double> @test_svld1q_gather_u64base_index_f64(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %idx) {
; CHECK-LABEL: test_svld1q_gather_u64base_index_f64:
; CHECK: // %bb.0: // %entry
; CHECK-NEXT: lsl x8, x0, #3
; CHECK-NEXT: ld1q { z0.q }, p0/z, [z0.d, x8]
; CHECK-NEXT: ret
entry:
%0 = shl i64 %idx, 3
%1 = tail call <vscale x 2 x double> @llvm.aarch64.sve.ld1q.gather.scalar.offset.nxv2f64.nxv2i64(<vscale x 1 x i1> %pg, <vscale x 2 x i64> %base, i64 %0)
ret <vscale x 2 x double> %1
}
|