aboutsummaryrefslogtreecommitdiff
path: root/llvm/test/CodeGen/AArch64/aarch64-wide-mul.ll
blob: f7e16b857f815247c598889f331363742ccbbd29 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -mtriple aarch64-unknown-linux-gnu < %s | FileCheck %s --check-prefixes=CHECK,CHECK-SD
; RUN: llc -mtriple=aarch64 -global-isel -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK,CHECK-GI

; Tests for wider-than-legal extensions into mul/mla.

define <16 x i16> @mul_i16(<16 x i8> %a, <16 x i8> %b) {
; CHECK-SD-LABEL: mul_i16:
; CHECK-SD:       // %bb.0: // %entry
; CHECK-SD-NEXT:    umull2 v2.8h, v0.16b, v1.16b
; CHECK-SD-NEXT:    umull v0.8h, v0.8b, v1.8b
; CHECK-SD-NEXT:    mov v1.16b, v2.16b
; CHECK-SD-NEXT:    ret
;
; CHECK-GI-LABEL: mul_i16:
; CHECK-GI:       // %bb.0: // %entry
; CHECK-GI-NEXT:    umull v2.8h, v0.8b, v1.8b
; CHECK-GI-NEXT:    umull2 v1.8h, v0.16b, v1.16b
; CHECK-GI-NEXT:    mov v0.16b, v2.16b
; CHECK-GI-NEXT:    ret
entry:
  %ea = zext <16 x i8> %a to <16 x i16>
  %eb = zext <16 x i8> %b to <16 x i16>
  %m = mul <16 x i16> %ea, %eb
  ret <16 x i16> %m
}

define <16 x i32> @mul_i32(<16 x i8> %a, <16 x i8> %b) {
; CHECK-SD-LABEL: mul_i32:
; CHECK-SD:       // %bb.0: // %entry
; CHECK-SD-NEXT:    umull v2.8h, v0.8b, v1.8b
; CHECK-SD-NEXT:    umull2 v4.8h, v0.16b, v1.16b
; CHECK-SD-NEXT:    ushll v0.4s, v2.4h, #0
; CHECK-SD-NEXT:    ushll2 v3.4s, v4.8h, #0
; CHECK-SD-NEXT:    ushll2 v1.4s, v2.8h, #0
; CHECK-SD-NEXT:    ushll v2.4s, v4.4h, #0
; CHECK-SD-NEXT:    ret
;
; CHECK-GI-LABEL: mul_i32:
; CHECK-GI:       // %bb.0: // %entry
; CHECK-GI-NEXT:    ushll v2.8h, v0.8b, #0
; CHECK-GI-NEXT:    ushll v3.8h, v1.8b, #0
; CHECK-GI-NEXT:    ushll2 v4.8h, v0.16b, #0
; CHECK-GI-NEXT:    ushll2 v5.8h, v1.16b, #0
; CHECK-GI-NEXT:    umull v0.4s, v2.4h, v3.4h
; CHECK-GI-NEXT:    umull2 v1.4s, v2.8h, v3.8h
; CHECK-GI-NEXT:    umull v2.4s, v4.4h, v5.4h
; CHECK-GI-NEXT:    umull2 v3.4s, v4.8h, v5.8h
; CHECK-GI-NEXT:    ret
entry:
  %ea = zext <16 x i8> %a to <16 x i32>
  %eb = zext <16 x i8> %b to <16 x i32>
  %m = mul <16 x i32> %ea, %eb
  ret <16 x i32> %m
}

define <16 x i64> @mul_i64(<16 x i8> %a, <16 x i8> %b) {
; CHECK-SD-LABEL: mul_i64:
; CHECK-SD:       // %bb.0: // %entry
; CHECK-SD-NEXT:    umull v2.8h, v0.8b, v1.8b
; CHECK-SD-NEXT:    umull2 v0.8h, v0.16b, v1.16b
; CHECK-SD-NEXT:    ushll v3.4s, v2.4h, #0
; CHECK-SD-NEXT:    ushll2 v2.4s, v2.8h, #0
; CHECK-SD-NEXT:    ushll v5.4s, v0.4h, #0
; CHECK-SD-NEXT:    ushll2 v6.4s, v0.8h, #0
; CHECK-SD-NEXT:    ushll2 v1.2d, v3.4s, #0
; CHECK-SD-NEXT:    ushll v0.2d, v3.2s, #0
; CHECK-SD-NEXT:    ushll2 v3.2d, v2.4s, #0
; CHECK-SD-NEXT:    ushll v2.2d, v2.2s, #0
; CHECK-SD-NEXT:    ushll v4.2d, v5.2s, #0
; CHECK-SD-NEXT:    ushll2 v7.2d, v6.4s, #0
; CHECK-SD-NEXT:    ushll2 v5.2d, v5.4s, #0
; CHECK-SD-NEXT:    ushll v6.2d, v6.2s, #0
; CHECK-SD-NEXT:    ret
;
; CHECK-GI-LABEL: mul_i64:
; CHECK-GI:       // %bb.0: // %entry
; CHECK-GI-NEXT:    ushll v2.8h, v0.8b, #0
; CHECK-GI-NEXT:    ushll v3.8h, v1.8b, #0
; CHECK-GI-NEXT:    ushll2 v0.8h, v0.16b, #0
; CHECK-GI-NEXT:    ushll2 v1.8h, v1.16b, #0
; CHECK-GI-NEXT:    ushll v4.4s, v2.4h, #0
; CHECK-GI-NEXT:    ushll2 v5.4s, v2.8h, #0
; CHECK-GI-NEXT:    ushll v2.4s, v3.4h, #0
; CHECK-GI-NEXT:    ushll v6.4s, v0.4h, #0
; CHECK-GI-NEXT:    ushll2 v3.4s, v3.8h, #0
; CHECK-GI-NEXT:    ushll v7.4s, v1.4h, #0
; CHECK-GI-NEXT:    ushll2 v16.4s, v0.8h, #0
; CHECK-GI-NEXT:    ushll2 v17.4s, v1.8h, #0
; CHECK-GI-NEXT:    umull v0.2d, v4.2s, v2.2s
; CHECK-GI-NEXT:    umull2 v1.2d, v4.4s, v2.4s
; CHECK-GI-NEXT:    umull v2.2d, v5.2s, v3.2s
; CHECK-GI-NEXT:    umull2 v3.2d, v5.4s, v3.4s
; CHECK-GI-NEXT:    umull v4.2d, v6.2s, v7.2s
; CHECK-GI-NEXT:    umull2 v5.2d, v6.4s, v7.4s
; CHECK-GI-NEXT:    umull v6.2d, v16.2s, v17.2s
; CHECK-GI-NEXT:    umull2 v7.2d, v16.4s, v17.4s
; CHECK-GI-NEXT:    ret
entry:
  %ea = zext <16 x i8> %a to <16 x i64>
  %eb = zext <16 x i8> %b to <16 x i64>
  %m = mul <16 x i64> %ea, %eb
  ret <16 x i64> %m
}


define <16 x i16> @mla_i16(<16 x i8> %a, <16 x i8> %b, <16 x i16> %c) {
; CHECK-SD-LABEL: mla_i16:
; CHECK-SD:       // %bb.0: // %entry
; CHECK-SD-NEXT:    umlal2 v3.8h, v0.16b, v1.16b
; CHECK-SD-NEXT:    umlal v2.8h, v0.8b, v1.8b
; CHECK-SD-NEXT:    mov v0.16b, v2.16b
; CHECK-SD-NEXT:    mov v1.16b, v3.16b
; CHECK-SD-NEXT:    ret
;
; CHECK-GI-LABEL: mla_i16:
; CHECK-GI:       // %bb.0: // %entry
; CHECK-GI-NEXT:    umlal v2.8h, v0.8b, v1.8b
; CHECK-GI-NEXT:    umlal2 v3.8h, v0.16b, v1.16b
; CHECK-GI-NEXT:    mov v0.16b, v2.16b
; CHECK-GI-NEXT:    mov v1.16b, v3.16b
; CHECK-GI-NEXT:    ret
entry:
  %ea = zext <16 x i8> %a to <16 x i16>
  %eb = zext <16 x i8> %b to <16 x i16>
  %m = mul <16 x i16> %ea, %eb
  %d = add <16 x i16> %m, %c
  ret <16 x i16> %d
}

define <16 x i32> @mla_i32(<16 x i8> %a, <16 x i8> %b, <16 x i32> %c) {
; CHECK-SD-LABEL: mla_i32:
; CHECK-SD:       // %bb.0: // %entry
; CHECK-SD-NEXT:    umull2 v7.8h, v0.16b, v1.16b
; CHECK-SD-NEXT:    umull v6.8h, v0.8b, v1.8b
; CHECK-SD-NEXT:    uaddw2 v5.4s, v5.4s, v7.8h
; CHECK-SD-NEXT:    uaddw v0.4s, v2.4s, v6.4h
; CHECK-SD-NEXT:    uaddw2 v1.4s, v3.4s, v6.8h
; CHECK-SD-NEXT:    uaddw v2.4s, v4.4s, v7.4h
; CHECK-SD-NEXT:    mov v3.16b, v5.16b
; CHECK-SD-NEXT:    ret
;
; CHECK-GI-LABEL: mla_i32:
; CHECK-GI:       // %bb.0: // %entry
; CHECK-GI-NEXT:    ushll v6.8h, v0.8b, #0
; CHECK-GI-NEXT:    ushll v7.8h, v1.8b, #0
; CHECK-GI-NEXT:    ushll2 v0.8h, v0.16b, #0
; CHECK-GI-NEXT:    ushll2 v1.8h, v1.16b, #0
; CHECK-GI-NEXT:    umlal v2.4s, v6.4h, v7.4h
; CHECK-GI-NEXT:    umlal2 v3.4s, v6.8h, v7.8h
; CHECK-GI-NEXT:    umlal v4.4s, v0.4h, v1.4h
; CHECK-GI-NEXT:    umlal2 v5.4s, v0.8h, v1.8h
; CHECK-GI-NEXT:    mov v0.16b, v2.16b
; CHECK-GI-NEXT:    mov v1.16b, v3.16b
; CHECK-GI-NEXT:    mov v2.16b, v4.16b
; CHECK-GI-NEXT:    mov v3.16b, v5.16b
; CHECK-GI-NEXT:    ret
entry:
  %ea = zext <16 x i8> %a to <16 x i32>
  %eb = zext <16 x i8> %b to <16 x i32>
  %m = mul <16 x i32> %ea, %eb
  %d = add <16 x i32> %m, %c
  ret <16 x i32> %d
}

define <16 x i64> @mla_i64(<16 x i8> %a, <16 x i8> %b, <16 x i64> %c) {
; CHECK-SD-LABEL: mla_i64:
; CHECK-SD:       // %bb.0: // %entry
; CHECK-SD-NEXT:    umull v16.8h, v0.8b, v1.8b
; CHECK-SD-NEXT:    umull2 v0.8h, v0.16b, v1.16b
; CHECK-SD-NEXT:    ldp q20, q21, [sp]
; CHECK-SD-NEXT:    ushll v17.4s, v16.4h, #0
; CHECK-SD-NEXT:    ushll2 v16.4s, v16.8h, #0
; CHECK-SD-NEXT:    ushll2 v19.4s, v0.8h, #0
; CHECK-SD-NEXT:    ushll v18.4s, v0.4h, #0
; CHECK-SD-NEXT:    uaddw2 v1.2d, v3.2d, v17.4s
; CHECK-SD-NEXT:    uaddw v0.2d, v2.2d, v17.2s
; CHECK-SD-NEXT:    uaddw2 v3.2d, v5.2d, v16.4s
; CHECK-SD-NEXT:    uaddw v2.2d, v4.2d, v16.2s
; CHECK-SD-NEXT:    uaddw2 v16.2d, v21.2d, v19.4s
; CHECK-SD-NEXT:    uaddw v4.2d, v6.2d, v18.2s
; CHECK-SD-NEXT:    uaddw2 v5.2d, v7.2d, v18.4s
; CHECK-SD-NEXT:    uaddw v6.2d, v20.2d, v19.2s
; CHECK-SD-NEXT:    mov v7.16b, v16.16b
; CHECK-SD-NEXT:    ret
;
; CHECK-GI-LABEL: mla_i64:
; CHECK-GI:       // %bb.0: // %entry
; CHECK-GI-NEXT:    mov v16.16b, v2.16b
; CHECK-GI-NEXT:    mov v17.16b, v3.16b
; CHECK-GI-NEXT:    mov v2.16b, v4.16b
; CHECK-GI-NEXT:    mov v3.16b, v5.16b
; CHECK-GI-NEXT:    mov v4.16b, v6.16b
; CHECK-GI-NEXT:    mov v5.16b, v7.16b
; CHECK-GI-NEXT:    ushll v6.8h, v0.8b, #0
; CHECK-GI-NEXT:    ushll v7.8h, v1.8b, #0
; CHECK-GI-NEXT:    ushll2 v0.8h, v0.16b, #0
; CHECK-GI-NEXT:    ushll2 v1.8h, v1.16b, #0
; CHECK-GI-NEXT:    ushll v18.4s, v6.4h, #0
; CHECK-GI-NEXT:    ushll v20.4s, v7.4h, #0
; CHECK-GI-NEXT:    ushll2 v19.4s, v6.8h, #0
; CHECK-GI-NEXT:    ushll v21.4s, v0.4h, #0
; CHECK-GI-NEXT:    ushll2 v22.4s, v7.8h, #0
; CHECK-GI-NEXT:    ushll v23.4s, v1.4h, #0
; CHECK-GI-NEXT:    ldp q6, q7, [sp]
; CHECK-GI-NEXT:    ushll2 v0.4s, v0.8h, #0
; CHECK-GI-NEXT:    ushll2 v1.4s, v1.8h, #0
; CHECK-GI-NEXT:    umlal v16.2d, v18.2s, v20.2s
; CHECK-GI-NEXT:    umlal2 v17.2d, v18.4s, v20.4s
; CHECK-GI-NEXT:    umlal v2.2d, v19.2s, v22.2s
; CHECK-GI-NEXT:    umlal2 v3.2d, v19.4s, v22.4s
; CHECK-GI-NEXT:    umlal v4.2d, v21.2s, v23.2s
; CHECK-GI-NEXT:    umlal2 v5.2d, v21.4s, v23.4s
; CHECK-GI-NEXT:    umlal v6.2d, v0.2s, v1.2s
; CHECK-GI-NEXT:    umlal2 v7.2d, v0.4s, v1.4s
; CHECK-GI-NEXT:    mov v0.16b, v16.16b
; CHECK-GI-NEXT:    mov v1.16b, v17.16b
; CHECK-GI-NEXT:    ret
entry:
  %ea = zext <16 x i8> %a to <16 x i64>
  %eb = zext <16 x i8> %b to <16 x i64>
  %m = mul <16 x i64> %ea, %eb
  %d = add <16 x i64> %m, %c
  ret <16 x i64> %d
}
;; NOTE: These prefixes are unused and the list is autogenerated. Do not add tests below this line:
; CHECK: {{.*}}