aboutsummaryrefslogtreecommitdiff
path: root/sysdeps/aarch64/fpu/test-float-sve-wrappers.c
diff options
context:
space:
mode:
authorJoe Ramsay <Joe.Ramsay@arm.com>2023-10-05 17:10:51 +0100
committerSzabolcs Nagy <szabolcs.nagy@arm.com>2023-10-23 15:00:45 +0100
commit067a34156c19fb3c53824e37d70820c0ce5b87b2 (patch)
treec0e5649d7892db1a9fc195adc8b381c01ab77544 /sysdeps/aarch64/fpu/test-float-sve-wrappers.c
parenta8e3ab3074d448ff3e58ac8f850d955dfed830ad (diff)
downloadglibc-067a34156c19fb3c53824e37d70820c0ce5b87b2.zip
glibc-067a34156c19fb3c53824e37d70820c0ce5b87b2.tar.gz
glibc-067a34156c19fb3c53824e37d70820c0ce5b87b2.tar.bz2
aarch64: Add vector implementations of log10 routines
A table is also added, which is shared between AdvSIMD and SVE log10.
Diffstat (limited to 'sysdeps/aarch64/fpu/test-float-sve-wrappers.c')
-rw-r--r--sysdeps/aarch64/fpu/test-float-sve-wrappers.c1
1 files changed, 1 insertions, 0 deletions
diff --git a/sysdeps/aarch64/fpu/test-float-sve-wrappers.c b/sysdeps/aarch64/fpu/test-float-sve-wrappers.c
index f5e9584..2ed8d06 100644
--- a/sysdeps/aarch64/fpu/test-float-sve-wrappers.c
+++ b/sysdeps/aarch64/fpu/test-float-sve-wrappers.c
@@ -36,6 +36,7 @@ SVE_VECTOR_WRAPPER (cosf_sve, _ZGVsMxv_cosf)
SVE_VECTOR_WRAPPER (expf_sve, _ZGVsMxv_expf)
SVE_VECTOR_WRAPPER (exp2f_sve, _ZGVsMxv_exp2f)
SVE_VECTOR_WRAPPER (logf_sve, _ZGVsMxv_logf)
+SVE_VECTOR_WRAPPER (log10f_sve, _ZGVsMxv_log10f)
SVE_VECTOR_WRAPPER (log2f_sve, _ZGVsMxv_log2f)
SVE_VECTOR_WRAPPER (sinf_sve, _ZGVsMxv_sinf)
SVE_VECTOR_WRAPPER (tanf_sve, _ZGVsMxv_tanf)