aboutsummaryrefslogtreecommitdiff
path: root/malloc/malloc.c
diff options
context:
space:
mode:
authorNaohiro Tamura <naohirot@jp.fujitsu.com>2021-05-27 07:44:12 +0000
committerSzabolcs Nagy <szabolcs.nagy@arm.com>2021-05-27 09:47:53 +0100
commit4f26956d5ba394eb3ade6c1c20b5c16864a00766 (patch)
tree8857e5f8fceb8555922d2fde86a38e8b6b486f4e /malloc/malloc.c
parentfa527f345cbbe852ec085932fbea979956c195b5 (diff)
downloadglibc-4f26956d5ba394eb3ade6c1c20b5c16864a00766.zip
glibc-4f26956d5ba394eb3ade6c1c20b5c16864a00766.tar.gz
glibc-4f26956d5ba394eb3ade6c1c20b5c16864a00766.tar.bz2
aarch64: Added optimized memset for A64FX
This patch optimizes the performance of memset for A64FX [1] which implements ARMv8-A SVE and has L1 64KB cache per core and L2 8MB cache per NUMA node. The performance optimization makes use of Scalable Vector Register with several techniques such as loop unrolling, memory access alignment, cache zero fill and prefetch. SVE assembler code for memset is implemented as Vector Length Agnostic code so theoretically it can be run on any SOC which supports ARMv8-A SVE standard. We confirmed that all testcases have been passed by running 'make check' and 'make xcheck' not only on A64FX but also on ThunderX2. And also we confirmed that the SVE 512 bit vector register performance is roughly 4 times better than Advanced SIMD 128 bit register and 8 times better than scalar 64 bit register by running 'make bench'. [1] https://github.com/fujitsu/A64FX Reviewed-by: Wilco Dijkstra <Wilco.Dijkstra@arm.com> Reviewed-by: Szabolcs Nagy <Szabolcs.Nagy@arm.com>
Diffstat (limited to 'malloc/malloc.c')
0 files changed, 0 insertions, 0 deletions