diff options
author | Paul Brook <paul@codesourcery.com> | 2005-10-26 14:09:29 +0000 |
---|---|---|
committer | Paul Brook <paul@codesourcery.com> | 2005-10-26 14:09:29 +0000 |
commit | f1022c90ad7f6b94257c1b2fda3b46a5db9c9867 (patch) | |
tree | 176d9dbb361b3aaec574b30a772828983713dee8 /gas | |
parent | 4d1bb7955a8b830dd30e41436d2cf3b7729e1a9b (diff) | |
download | fsf-binutils-gdb-f1022c90ad7f6b94257c1b2fda3b46a5db9c9867.zip fsf-binutils-gdb-f1022c90ad7f6b94257c1b2fda3b46a5db9c9867.tar.gz fsf-binutils-gdb-f1022c90ad7f6b94257c1b2fda3b46a5db9c9867.tar.bz2 |
2005-10-26 Paul Brook <paul@codesourcery.com>
gas/
* config/tc-arm.c (insns): Correct "sel" entry.
gas/testsuite/
* gas/arm/archv6.d: Adjust expected output.
opcodes/
* arm-dis.c (arm_opcodes): Correct "sel" entry.
Diffstat (limited to 'gas')
-rw-r--r-- | gas/ChangeLog | 4 | ||||
-rw-r--r-- | gas/config/tc-arm.c | 2 | ||||
-rw-r--r-- | gas/testsuite/ChangeLog | 4 | ||||
-rw-r--r-- | gas/testsuite/gas/arm/archv6.d | 4 |
4 files changed, 11 insertions, 3 deletions
diff --git a/gas/ChangeLog b/gas/ChangeLog index a68c0d8..014622f 100644 --- a/gas/ChangeLog +++ b/gas/ChangeLog @@ -1,3 +1,7 @@ +2005-10-26 Paul Brook <paul@codesourcery.com> + + * config/tc-arm.c (insns): Correct "sel" entry. + 2005-10-26 Jan Beulich <jbeulich@novell.com> * config/tc-i386.c (i386_operand): Don't check register prefix here. diff --git a/gas/config/tc-arm.c b/gas/config/tc-arm.c index ed9632c..2f090b5 100644 --- a/gas/config/tc-arm.c +++ b/gas/config/tc-arm.c @@ -8928,7 +8928,7 @@ static const struct asm_opcode insns[] = TCE(uxtab16, 6c00070, fa30f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah), TCE(uxtab, 6e00070, fa50f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah), TCE(uxtb16, 6cf0070, fa3ff080, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth), - TCE(sel, 68000b0, faa0f080, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), + TCE(sel, 6800fb0, faa0f080, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), TCE(smlad, 7000010, fb200000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla), TCE(smladx, 7000030, fb200010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla), TCE(smlald, 7400010, fbc000c0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal), diff --git a/gas/testsuite/ChangeLog b/gas/testsuite/ChangeLog index 0d29752..127e6a7 100644 --- a/gas/testsuite/ChangeLog +++ b/gas/testsuite/ChangeLog @@ -1,3 +1,7 @@ +2005-10-26 Paul Brook <paul@codesourcery.com> + + * gas/arm/archv6.d: Adjust expected output. + 2005-10-26 Jan Beulich <jbeulich@novell.com> * gas/i386/intel.s: Replace register used in offset expression. diff --git a/gas/testsuite/gas/arm/archv6.d b/gas/testsuite/gas/arm/archv6.d index 8bb7703..1dbaad3 100644 --- a/gas/testsuite/gas/arm/archv6.d +++ b/gas/testsuite/gas/arm/archv6.d @@ -64,8 +64,8 @@ Disassembly of section .text: 0+0e0 <[^>]*> 16a42475 ? sxtabne r2, r4, r5, ROR #8 0+0e4 <[^>]*> e6142f37 ? saddaddx r2, r4, r7 0+0e8 <[^>]*> 16142f37 ? saddaddxne r2, r4, r7 -0+0ec <[^>]*> e68210b3 ? sel r1, r2, r3 -0+0f0 <[^>]*> 168210b3 ? selne r1, r2, r3 +0+0ec <[^>]*> e6821fb3 ? sel r1, r2, r3 +0+0f0 <[^>]*> 16821fb3 ? selne r1, r2, r3 0+0f4 <[^>]*> f1010200 ? setend be 0+0f8 <[^>]*> f1010000 ? setend le 0+0fc <[^>]*> e6342f17 ? shadd16 r2, r4, r7 |