diff options
author | Jose E. Marchesi <jose.marchesi@oracle.com> | 2019-07-19 15:35:43 +0200 |
---|---|---|
committer | Jose E. Marchesi <jose.marchesi@oracle.com> | 2019-07-19 15:35:43 +0200 |
commit | 231097b03afffd0c5a2b520cd999dbcbe8d64eda (patch) | |
tree | 33315b4833f4f64ec8e1a04b037f8ec848b21e92 /cpu/mep-avc2.cpu | |
parent | 1802aae8449a4d693ba1f4efb8a7917c2f20990b (diff) | |
download | fsf-binutils-gdb-231097b03afffd0c5a2b520cd999dbcbe8d64eda.zip fsf-binutils-gdb-231097b03afffd0c5a2b520cd999dbcbe8d64eda.tar.gz fsf-binutils-gdb-231097b03afffd0c5a2b520cd999dbcbe8d64eda.tar.bz2 |
cpu,opcodes,gas: use %r0 and %r6 instead of %a and %ctf in eBPF disassembler
This patch changes the eBPF CPU description to prefer the register
names %r0 and %r6 instead of %a and %ctx when disassembling. This
matches better with the current practice, vs. cBPF.
It also updates the GAS tests in order to reflect this change.
Tested in a x86_64 host.
cpu/ChangeLog:
2019-07-19 Jose E. Marchesi <jose.marchesi@oracle.com>
* bpf.cpu (h-gpr): when disassembling, use %r0 and %r6 instead of
%a and %ctx.
opcodes/ChangeLog:
2019-07-19 Jose E. Marchesi <jose.marchesi@oracle.com>
* bpf-desc.c: Regenerated.
gas/ChangeLog:
2019-07-19 Jose E. Marchesi <jose.marchesi@oracle.com>
* testsuite/gas/bpf/alu.d: Use %r6 instead of %ctx.
* testsuite/gas/bpf/lddw-be.d: Likewise.
* testsuite/gas/bpf/lddw.d: Likewise.
* testsuite/gas/bpf/alu-be.d: Likewise.
* testsuite/gas/bpf/alu32.d: Likewise.
Diffstat (limited to 'cpu/mep-avc2.cpu')
0 files changed, 0 insertions, 0 deletions