From 5a7eae940b8ed47f79ec433d6fcc3494fa0fae5b Mon Sep 17 00:00:00 2001 From: Andreas Fritiofson Date: Fri, 9 May 2014 22:50:34 +0200 Subject: swd: Remove support for turnaround periods other than 1 ARM deprecated other trn periods in ADIv5.1 and one cycle is the only setting that is guaranteed to be implemented, as well as being the reset value in ADIv5.0. Thus it makes no sense supporting anything else. Change-Id: Iffa16bb0ce74788bca88fd3ace8a026148013d00 Signed-off-by: Andreas Fritiofson Reviewed-on: http://openocd.zylin.com/2132 Tested-by: jenkins Reviewed-by: Paul Fertser --- src/jtag/swd.h | 6 +----- 1 file changed, 1 insertion(+), 5 deletions(-) (limited to 'src/jtag/swd.h') diff --git a/src/jtag/swd.h b/src/jtag/swd.h index 2e676b5..b0db5d2 100644 --- a/src/jtag/swd.h +++ b/src/jtag/swd.h @@ -58,17 +58,13 @@ static inline uint8_t swd_cmd(bool is_read, bool is_ap, uint8_t regnum) struct swd_driver { /** * Initialize the debug link so it can perform SWD operations. - * @param trn value from WCR: how many clocks - * to not drive the SWDIO line at certain points in - * the SWD protocol (at least 1 clock). * * As an example, this would switch a dual-mode debug adapter * into SWD mode and out of JTAG mode. * * @return ERROR_OK on success, else a negative fault code. */ - int (*init)(uint8_t trn); - + int (*init)(void); /** * Queued read of an AP or DP register. -- cgit v1.1