aboutsummaryrefslogtreecommitdiff
path: root/src
AgeCommit message (Expand)AuthorFilesLines
2017-05-01riscv-013: Correct sign extension of address on read_memory for lower bits as...Megan Wachs1-1/+1
2017-05-01riscv-013: Correct sign extension of address on read_memoryMegan Wachs1-2/+2
2017-05-01Correct debugging print in read_memoryMegan Wachs1-1/+1
2017-05-01Fix an assertion when reading from 0Palmer Dabbelt1-1/+1
2017-05-01Correct previous hart caching logicPalmer Dabbelt1-1/+2
2017-04-27Clean up unused read_memory codePalmer Dabbelt1-31/+0
2017-04-26Correct an off-by-one in argument parsingPalmer Dabbelt1-1/+1
2017-04-26Keep calling the old poll on v0.11 targetsPalmer Dabbelt1-2/+11
2017-04-26Initialize all registers in examinePalmer Dabbelt1-0/+3
2017-04-26riscv: Fix some blocking compile warningsMegan Wachs2-5/+7
2017-04-26fespi: Allow the ctrl_base address specified as a parameterMegan Wachs1-14/+25
2017-04-26Add 64-bit and multihart supportPalmer Dabbelt22-1451/+3210
2017-04-10Properly consider 'reset halt' and do halt or resume as neededMegan Wachs1-3/+30
2017-04-10fespi: Reset may have occurred. Need to set TXWM again. There are probably mo...Megan Wachs1-12/+24
2017-04-10riscv: Implement the assert/deassert reset functions for v13Megan Wachs2-2/+11
2017-04-04riscv: move value read to after autoexec is cleared.Megan Wachs1-8/+15
2017-04-04riscv: Correct the autoexec in read_memMegan Wachs1-4/+13
2017-03-30riscv: Use write-1-to-clear for CMDERR, not write 0 to clear.Megan Wachs1-9/+5
2017-03-23Revert "(WIP) Force algorithms to 64 bit"Palmer Dabbelt1-2/+2
2017-03-23(WIP) Force algorithms to 64 bitPalmer Dabbelt1-2/+2
2017-03-23some devicePalmer Dabbelt1-0/+1
2017-03-23Don't set abstractauto at the startPalmer Dabbelt1-1/+2
2017-03-22riscv: Retry failed memory readsMegan Wachs1-65/+75
2017-03-21riscv: add missing variable declaration.Megan Wachs1-0/+1
2017-03-21Clear autoexec correctlyPalmer Dabbelt1-1/+1
2017-03-21Wrong autoexecPalmer Dabbelt1-2/+2
2017-03-21BuildsPalmer Dabbelt2-425/+533
2017-03-15riscv-v13: wait for idle in read_memoryMegan Wachs1-3/+10
2017-02-27Remove more cruft.Tim Newsome1-35/+1
2017-02-27riscv: Ensure that hart is halted before attempting to examine it.Megan Wachs1-2/+4
2017-02-25Remove cruft.Tim Newsome1-47/+11
2017-02-25Use DCSR constants from the debug spec.Tim Newsome1-170/+21
2017-02-25Update bits to latest spec.Tim Newsome2-587/+591
2017-02-22Speed things up by ignoring return values.Tim Newsome1-13/+45
2017-02-21Optimize memory write code, used in download.Tim Newsome1-92/+216
2017-02-20Better error checking in memory access.Tim Newsome1-4/+8
2017-02-20Properly restore s0 and s1 on resume.Tim Newsome1-8/+8
2017-02-17Fix access FPU registers again.Tim Newsome1-46/+80
2017-02-17Fix use of REG vs CSR constants.Tim Newsome1-26/+30
2017-02-17Bunch of register access refactoring.Tim Newsome2-546/+161
2017-02-16Check busy before triggering another command.Tim Newsome1-46/+50
2017-02-15Check for errors after read/write.Tim Newsome1-4/+12
2017-02-15Fix double read, which might have side effects.Tim Newsome1-4/+6
2017-02-15Make MemTest32 pass.Tim Newsome1-2/+2
2017-02-15Some memory access works.Tim Newsome2-351/+161
2017-02-14Merge pull request #15 from sifive/get_set_reg_errorTim Newsome2-9/+45
2017-02-14Make general CSR reads work.Tim Newsome1-36/+22
2017-02-14Make it all the way through examine().Tim Newsome1-220/+85
2017-02-14More dbus->dmi.Tim Newsome1-21/+65
2017-02-13Read misa during examine(), using program buffer.Tim Newsome2-100/+939