index
:
riscv-gnu-toolchain/qemu.git
block
master
stable-0.10
stable-0.11
stable-0.12
stable-0.13
stable-0.14
stable-0.15
stable-1.0
stable-1.1
stable-1.2
stable-1.3
stable-1.4
stable-1.5
stable-1.6
stable-1.7
stable-2.0
stable-2.1
stable-2.10
stable-2.11
stable-2.12
stable-2.2
stable-2.3
stable-2.4
stable-2.5
stable-2.6
stable-2.7
stable-2.8
stable-2.9
stable-3.0
stable-3.1
stable-4.0
stable-4.1
stable-4.2
stable-5.0
stable-6.0
stable-6.1
stable-7.2
stable-8.0
stable-8.1
stable-8.2
stable-9.0
stable-9.1
stable-9.2
staging
staging-7.2
staging-8.0
staging-8.1
staging-8.2
staging-9.0
staging-9.1
staging-9.2
Unnamed repository; edit this file 'description' to name the repository.
root
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
tcg
/
mips
Age
Commit message (
Expand
)
Author
Files
Lines
2012-03-18
softmmu templates: optionally pass CPUState to memory access functions
Blue Swirl
1
-0
/
+44
2012-03-14
Rename CPUState -> CPUArchState
Andreas Färber
1
-7
/
+7
2012-03-03
w64: Change data type of parameters for flush_icache_range
Stefan Weil
1
-1
/
+2
2011-11-14
tcg: Use TCGReg for standard tcg-target entry points.
Richard Henderson
1
-6
/
+7
2011-11-14
tcg: Standardize on TCGReg as the enum for hard registers
Richard Henderson
1
-2
/
+2
2011-10-01
tcg: Don't declare TCG_TARGET_REG_BITS in tcg-target.h
Stefan Weil
1
-1
/
+0
2011-08-21
tcg: Always define all of the TCGOpcode enum members.
Richard Henderson
1
-15
/
+16
2011-07-20
tcg/mips: Fix regression caused by typo (copy + paste bug)
Stefan Weil
1
-1
/
+1
2011-06-26
Delegate setup of TCG temporaries to targets
Blue Swirl
1
-0
/
+2
2011-06-26
cpu-exec.c: avoid AREG0 use
Blue Swirl
1
-5
/
+3
2011-06-03
Use the correct header in the TCG MIPS code to find cacheflush() on OpenBSD.
Brad
1
-0
/
+4
2011-01-12
tcg arm/mips/ia64: add a comment about retranslation and caches
Aurelien Jarno
1
-1
/
+3
2011-01-08
tcg/mips: fix branch target change during code retranslation
Aurelien Jarno
1
-1
/
+1
2010-06-09
tcg: Make some tcg-target.c routines static.
Richard Henderson
1
-2
/
+2
2010-06-09
tcg: Add TYPE parameter to tcg_out_mov.
Richard Henderson
1
-14
/
+14
2010-04-14
tcp/mips: Change TCG_AREG0 (fp -> s0)
Stefan Weil
2
-3
/
+4
2010-04-05
tcg/mips: use seb/seh instructions on MIPS32R2
Aurelien Jarno
2
-8
/
+41
2010-04-05
tcg/mips: fix 64-bit linux-user on big endian MIPS
Aurelien Jarno
1
-4
/
+4
2010-04-05
Split TLB addend and target_phys_addr_t
Paul Brook
1
-2
/
+2
2010-03-29
tcg/mips: fix branch offset during retranslation
Aurelien Jarno
1
-19
/
+30
2010-03-27
tcg-mips: add guest base support
Aurelien Jarno
2
-29
/
+39
2010-03-27
tcg/mips: implement the not_i32 op the same way as gcc
Aurelien Jarno
1
-1
/
+1
2010-03-27
tcg-mips: implement nor
Aurelien Jarno
2
-1
/
+5
2010-03-26
tcg: Disambiguate qemu_ld32u with 32-bit and 64-bit outputs.
Richard Henderson
1
-3
/
+3
2010-03-26
tcg: Allow target-specific implementation of NOR.
Richard Henderson
1
-0
/
+1
2010-03-26
tcg: Allow target-specific implementation of NAND.
Richard Henderson
1
-0
/
+1
2010-03-26
tcg: Allow target-specific implementation of EQV.
Richard Henderson
1
-0
/
+1
2010-03-26
tcg: Use TCGCond where appropriate.
Richard Henderson
1
-4
/
+4
2010-03-26
tcg: Name the opcode enumeration.
Richard Henderson
1
-1
/
+1
2010-03-26
remove remaining occurrences AREG[1-9] and TCG_AREG[1-9]
Paolo Bonzini
1
-2
/
+0
2010-02-20
tcg: Add comments for all optional instructions not implemented.
Richard Henderson
1
-1
/
+3
2010-02-09
tcg/mips: fix crash in tcg_out_qemu_ld()
Aurelien Jarno
1
-2
/
+2
2010-02-09
tcg/mips: implement setcond2
Aurelien Jarno
1
-12
/
+80
2010-02-08
tcg/mips: implement setcond
Aurelien Jarno
1
-0
/
+65
2009-12-01
tcg: initial mips support
Aurelien Jarno
2
-0
/
+1446