aboutsummaryrefslogtreecommitdiff
path: root/target
AgeCommit message (Expand)AuthorFilesLines
2017-09-07Merge remote-tracking branch 'remotes/pmaydell/tags/pull-target-arm-20170907'...Peter Maydell9-118/+627
2017-09-07target/arm: Add Jazelle featurePortia Stephens3-1/+5
2017-09-07target/arm: Implement new do_transaction_failed hookPeter Maydell3-0/+54
2017-09-07target/arm: Implement BXNS, and banked stack pointersPeter Maydell6-1/+138
2017-09-07target/arm: Move regime_is_secure() to target/arm/internals.hPeter Maydell2-26/+26
2017-09-07target/arm: Make CFSR register banked for v8MPeter Maydell3-11/+17
2017-09-07target/arm: Make MMFAR banked for v8MPeter Maydell3-4/+5
2017-09-07target/arm: Make CCR register banked for v8MPeter Maydell4-7/+15
2017-09-07target/arm: Make MPU_CTRL register banked for v8MPeter Maydell3-4/+6
2017-09-07target/arm: Make MPU_RNR register banked for v8MPeter Maydell4-7/+17
2017-09-07target/arm: Make MPU_RBAR, MPU_RLAR banked for v8MPeter Maydell4-17/+36
2017-09-07target/arm: Make MPU_MAIR0, MPU_MAIR1 registers banked for v8MPeter Maydell3-6/+10
2017-09-07target/arm: Make VTOR register banked for v8MPeter Maydell3-3/+4
2017-09-07target/arm: Make CONTROL register banked for v8MPeter Maydell4-14/+17
2017-09-07target/arm: Make FAULTMASK register banked for v8MPeter Maydell3-8/+31
2017-09-07target/arm: Make PRIMASK register banked for v8MPeter Maydell3-5/+10
2017-09-07target/arm: Make BASEPRI register banked for v8MPeter Maydell3-6/+21
2017-09-07target/arm: Add MMU indexes for secure v8MPeter Maydell2-3/+25
2017-09-07target/arm: Register second AddressSpace for secure v8M CPUsPeter Maydell1-7/+6
2017-09-07target/arm: Add state field, feature bit and migration for v8M secure statePeter Maydell4-1/+34
2017-09-07target/arm: Implement new PMSAv8 behaviourPeter Maydell1-1/+110
2017-09-07target/arm: Implement ARMv8M's PMSAv8 registersPeter Maydell3-12/+66
2017-09-06target/arm: Perform per-insn cross-page check only for ThumbRichard Henderson1-25/+33
2017-09-06target/arm: Split out thumb_tr_translate_insnRichard Henderson1-41/+80
2017-09-06target/arm: Move ss check to init_disas_contextRichard Henderson1-5/+8
2017-09-06target/arm: [a64] Move page and ss checks to init_disas_contextRichard Henderson1-8/+9
2017-09-06target/arm: [tcg] Port to generic translation frameworkLluís Vilanova3-183/+41
2017-09-06target/arm: [tcg,a64] Port to disas_logLluís Vilanova1-5/+14
2017-09-06target/arm: [tcg] Port to disas_logLluís Vilanova1-5/+13
2017-09-06target/arm: [tcg,a64] Port to tb_stopLluís Vilanova1-60/+67
2017-09-06target/arm: [tcg] Port to tb_stopLluís Vilanova1-77/+84
2017-09-06target/arm: [tcg,a64] Port to translate_insnLluís Vilanova1-28/+43
2017-09-06target/arm: [tcg] Port to translate_insnLluís Vilanova2-75/+91
2017-09-06target/arm: [tcg,a64] Port to breakpoint_checkLluís Vilanova1-17/+31
2017-09-06target/arm: [tcg,a64] Port to insn_startLluís Vilanova2-22/+44
2017-09-06target/arm: [tcg] Port to insn_startLluís Vilanova1-4/+11
2017-09-06target/arm: [tcg] Port to tb_startLluís Vilanova1-38/+44
2017-09-06target/arm: [tcg,a64] Port to init_disas_contextLluís Vilanova1-14/+24
2017-09-06target/arm: [tcg] Port to init_disas_contextLluís Vilanova1-38/+50
2017-09-06target/arm: [tcg] Port to DisasContextBaseLluís Vilanova3-121/+120
2017-09-06target/i386: [tcg] Port to generic translation frameworkLluís Vilanova1-87/+19
2017-09-06target/i386: [tcg] Port to disas_logLluís Vilanova1-13/+19
2017-09-06target/i386: [tcg] Port to tb_stopLluís Vilanova1-12/+14
2017-09-06target/i386: [tcg] Port to translate_insnLluís Vilanova1-24/+42
2017-09-06target/i386: [tcg] Port to breakpoint_checkLluís Vilanova1-12/+34
2017-09-06target/i386: [tcg] Port to insn_startLluís Vilanova1-1/+8
2017-09-06target/i386: [tcg] Port to init_disas_contextLluís Vilanova1-19/+27
2017-09-06target/i386: [tcg] Port to DisasContextBaseLluís Vilanova1-71/+69
2017-09-06target/arm: Delay check for magic kernel pageRichard Henderson1-11/+11
2017-09-06target: [tcg] Use a generic enum for DISAS_ valuesLluís Vilanova12-16/+64