Age | Commit message (Expand) | Author | Files | Lines |
2018-10-29 | target/mips: Amend MXU ASE overview note | Aleksandar Markovic | 1 | -10/+74 |
2018-10-29 | target/mips: Move MXU_EN check one level higher | Aleksandar Markovic | 1 | -271/+238 |
2018-10-29 | target/mips: Add emulation of MXU instructions S32LDD and S32LDDR | Craig Janeczek | 1 | -7/+47 |
2018-10-29 | target/mips: Add emulation of MXU instructions Q8MUL and Q8MULSU | Craig Janeczek | 1 | -7/+94 |
2018-10-29 | target/mips: Add emulation of MXU instruction D16MAC | Craig Janeczek | 1 | -3/+87 |
2018-10-29 | target/mips: Add emulation of MXU instruction D16MUL | Craig Janeczek | 1 | -3/+63 |
2018-10-29 | target/mips: Add emulation of MXU instruction S8LDD | Craig Janeczek | 1 | -3/+87 |
2018-10-29 | target/mips: Move MUL, S32M2I, S32I2M handling out of main MXU switch | Aleksandar Markovic | 1 | -18/+23 |
2018-10-29 | target/mips: Add emulation of MXU instructions S32I2M and S32M2I | Craig Janeczek | 1 | -6/+85 |
2018-10-29 | target/mips: Add emulation of non-MXU MULL within MXU decoding engine | Craig Janeczek | 1 | -1/+18 |
2018-10-29 | target/mips: Add bit encoding for MXU operand getting pattern 'optn3' | Craig Janeczek | 1 | -0/+10 |
2018-10-29 | target/mips: Add bit encoding for MXU operand getting pattern 'optn2' | Craig Janeczek | 1 | -0/+6 |
2018-10-29 | target/mips: Add bit encoding for MXU execute add/sub pattern 'eptn2' | Aleksandar Markovic | 1 | -0/+6 |
2018-10-29 | target/mips: Add bit encoding for MXU accumulate add/sub 2-bit pattern 'aptn2' | Craig Janeczek | 1 | -0/+6 |
2018-10-29 | target/mips: Add bit encoding for MXU accumulate add/sub 1-bit pattern 'aptn1' | Aleksandar Markovic | 1 | -0/+6 |
2018-10-29 | target/mips: Add MXU decoding engine | Aleksandar Markovic | 1 | -2/+1141 |
2018-10-29 | target/mips: Add and integrate MXU decoding engine placeholder | Aleksandar Markovic | 1 | -0/+8 |
2018-10-29 | target/mips: Amend MXU instruction opcodes | Aleksandar Markovic | 1 | -91/+69 |
2018-10-29 | target/mips: Define a bit for MXU in insn_flags | Craig Janeczek | 1 | -0/+1 |
2018-10-29 | target/mips: Introduce MXU registers | Craig Janeczek | 2 | -0/+30 |
2018-10-29 | target/mips: Add two missing breaks for NM_LLWPE and NM_SCWPE decoder cases | Aleksandar Markovic | 1 | -0/+2 |
2018-10-25 | target/mips: Add disassembler support for nanoMIPS | Aleksandar Markovic | 1 | -2/+11 |
2018-10-25 | target/mips: Implement emulation of nanoMIPS EVA instructions | Dimitrije Nikolic | 1 | -0/+128 |
2018-10-25 | target/mips: Add nanoMIPS CRC32 instruction pool | Aleksandar Markovic | 1 | -0/+10 |
2018-10-25 | Merge remote-tracking branch 'remotes/riscv/tags/riscv-for-master-3.1-sf0' in... | Peter Maydell | 6 | -362/+420 |
2018-10-24 | Merge remote-tracking branch 'remotes/amarkovic/tags/mips-queue-oct-2018-part... | Peter Maydell | 3 | -19/+908 |
2018-10-24 | target/mips: Fix decoding of ALIGN and DALIGN instructions | Aleksandar Markovic | 1 | -8/+32 |
2018-10-24 | target/mips: Fix the title of translate.c | Aleksandar Markovic | 1 | -1/+1 |
2018-10-24 | target/mips: Define the R5900 CPU | Fredrik Noring | 1 | -0/+59 |
2018-10-24 | target/mips: Make R5900 DMULT[U], DDIV[U], LL[D] and SC[D] user only | Fredrik Noring | 1 | -1/+22 |
2018-10-24 | target/mips: Support R5900 MOVN, MOVZ and PREF instructions from MIPS IV | Fredrik Noring | 1 | -2/+3 |
2018-10-24 | target/mips: Support R5900 DIV1 and DIVU1 instructions | Fredrik Noring | 1 | -3/+9 |
2018-10-24 | target/mips: Support R5900 MFLO1, MTLO1, MFHI1 and MTHI1 instructions | Fredrik Noring | 1 | -6/+17 |
2018-10-24 | target/mips: Support R5900 three-operand MULT1 and MULTU1 instructions | Fredrik Noring | 1 | -3/+14 |
2018-10-24 | target/mips: Support R5900 three-operand MULT and MULTU instructions | Fredrik Noring | 1 | -0/+74 |
2018-10-24 | target/mips: Add a placeholder for R5900 MMI3 instruction subclass | Fredrik Noring | 1 | -1/+30 |
2018-10-24 | target/mips: Add a placeholder for R5900 MMI2 instruction subclass | Fredrik Noring | 1 | -1/+39 |
2018-10-24 | target/mips: Add a placeholder for R5900 MMI1 instruction subclass | Fredrik Noring | 1 | -1/+35 |
2018-10-24 | target/mips: Add a placeholder for R5900 MMI0 instruction subclass | Fredrik Noring | 1 | -1/+42 |
2018-10-24 | target/mips: Add a placeholder for R5900 MMI instruction class | Fredrik Noring | 1 | -1/+44 |
2018-10-24 | target/mips: Add a placeholder for R5900 LQ | Fredrik Noring | 1 | -2/+11 |
2018-10-24 | target/mips: Add a placeholder for R5900 SQ, handle user mode RDHWR | Fredrik Noring | 1 | -1/+52 |
2018-10-24 | target/mips: Define R5900 MMI3 opcode constants | Fredrik Noring | 1 | -0/+39 |
2018-10-24 | target/mips: Define R5900 MMI2 opcode constants | Fredrik Noring | 1 | -0/+48 |
2018-10-24 | target/mips: Define R5900 MMI1 opcode constants | Fredrik Noring | 1 | -0/+44 |
2018-10-24 | target/mips: Define R5900 MMI0 opcode constants | Fredrik Noring | 1 | -0/+51 |
2018-10-24 | target/mips: Define R5900 MMI<0|1|2|3> subclasses and opcode constants | Fredrik Noring | 1 | -0/+51 |
2018-10-24 | target/mips: Define R5900 MMI class, and LQ and SQ opcode constants | Fredrik Noring | 1 | -0/+40 |
2018-10-24 | target/mips: Add R5900 Multimedia Instruction overview note | Fredrik Noring | 1 | -0/+161 |
2018-10-24 | target/mips: Define R5900 ISA, MMI ASE, and R5900 CPU preprocessor constants | Fredrik Noring | 1 | -0/+3 |