Age | Commit message (Expand) | Author | Files | Lines |
2019-09-17 | target/sparc: Switch to do_transaction_failed() hook | Peter Maydell | 3 | -8/+18 |
2019-09-17 | target/sparc: Remove unused ldl_phys from dump_mmu() | Peter Maydell | 1 | -3/+1 |
2019-09-17 | target/sparc: Handle bus errors in mmu_probe() | Peter Maydell | 1 | -4/+25 |
2019-09-17 | target/sparc: Correctly handle bus errors in page table walks | Peter Maydell | 1 | -4/+20 |
2019-09-17 | target/sparc: Check for transaction failures in MXCC stream ASI accesses | Peter Maydell | 1 | -20/+37 |
2019-09-17 | target/sparc: Check for transaction failures in MMU passthrough ASIs | Peter Maydell | 1 | -16/+33 |
2019-09-17 | target/sparc: Factor out the body of sparc_cpu_unassigned_access() | Peter Maydell | 1 | -95/+106 |
2019-09-17 | Merge remote-tracking branch 'remotes/bonzini/tags/for-upstream' into staging | Peter Maydell | 1 | -1/+3 |
2019-09-16 | hw/i386/pc: Extract e820 memory layout code | Philippe Mathieu-Daudé | 1 | -0/+1 |
2019-09-16 | Merge remote-tracking branch 'remotes/rth/tags/pull-hppa-20190915' into staging | Peter Maydell | 1 | -5/+10 |
2019-09-16 | i386/kvm: support guest access CORE cstate | Wanpeng Li | 1 | -1/+2 |
2019-09-14 | target/hppa: prevent trashing of temporary in do_depw_sar() | Sven Schnelle | 1 | -4/+6 |
2019-09-14 | target/hppa: prevent trashing of temporary in trans_mtctl() | Sven Schnelle | 1 | -1/+4 |
2019-09-13 | Merge remote-tracking branch 'remotes/amarkovic/tags/mips-queue-sep-12-2019' ... | Peter Maydell | 4 | -22/+15 |
2019-09-12 | target/mips: gdbstub: Revert commit 8e0b373 | Libo Zhou | 1 | -2/+1 |
2019-09-12 | target/mips: Switch to do_transaction_failed() hook | Peter Maydell | 3 | -20/+14 |
2019-09-11 | target/xtensa: linux-user: add call0 ABI support | Max Filippov | 2 | -4/+23 |
2019-09-05 | target/arm: Inline gen_bx_im into callers | Richard Henderson | 1 | -19/+7 |
2019-09-05 | target/arm: Clean up disas_thumb_insn | Richard Henderson | 1 | -25/+2 |
2019-09-05 | target/arm: Convert T16, long branches | Richard Henderson | 2 | -49/+43 |
2019-09-05 | target/arm: Convert T16, Unconditional branch | Richard Henderson | 2 | -7/+8 |
2019-09-05 | target/arm: Convert T16, load (literal) | Richard Henderson | 2 | -40/+6 |
2019-09-05 | target/arm: Convert T16, shift immediate | Richard Henderson | 2 | -24/+10 |
2019-09-05 | target/arm: Convert T16, Miscellaneous 16-bit instructions | Richard Henderson | 2 | -87/+55 |
2019-09-05 | target/arm: Convert T16, Conditional branches, Supervisor call | Richard Henderson | 2 | -23/+15 |
2019-09-05 | target/arm: Convert T16, push and pop | Richard Henderson | 2 | -71/+22 |
2019-09-05 | target/arm: Split gen_nop_hint | Richard Henderson | 1 | -43/+24 |
2019-09-05 | target/arm: Convert T16, nop hints | Richard Henderson | 2 | -2/+18 |
2019-09-05 | target/arm: Convert T16, Reverse bytes | Richard Henderson | 2 | -15/+12 |
2019-09-05 | target/arm: Convert T16, Change processor state | Richard Henderson | 2 | -46/+50 |
2019-09-05 | target/arm: Convert T16, extract | Richard Henderson | 2 | -13/+11 |
2019-09-05 | target/arm: Convert T16 adjust sp (immediate) | Richard Henderson | 2 | -13/+11 |
2019-09-05 | target/arm: Convert T16 add, compare, move (two high registers) | Richard Henderson | 2 | -47/+12 |
2019-09-05 | target/arm: Convert T16 branch and exchange | Richard Henderson | 2 | -41/+39 |
2019-09-05 | target/arm: Convert T16 one low register and immediate | Richard Henderson | 2 | -42/+13 |
2019-09-05 | target/arm: Convert T16 add/sub (3 low, 2 low and imm) | Richard Henderson | 2 | -24/+18 |
2019-09-05 | target/arm: Convert T16 load/store multiple | Richard Henderson | 2 | -39/+17 |
2019-09-05 | target/arm: Convert T16 add pc/sp (immediate) | Richard Henderson | 2 | -11/+8 |
2019-09-05 | target/arm: Convert T16 load/store (immediate offset) | Richard Henderson | 2 | -89/+38 |
2019-09-05 | target/arm: Convert T16 load/store (register offset) | Richard Henderson | 2 | -49/+17 |
2019-09-05 | target/arm: Convert T16 data-processing (two low regs) | Richard Henderson | 2 | -145/+43 |
2019-09-05 | target/arm: Add skeleton for T16 decodetree | Richard Henderson | 3 | -0/+32 |
2019-09-05 | target/arm: Simplify disas_arm_insn | Richard Henderson | 1 | -53/+16 |
2019-09-05 | target/arm: Simplify disas_thumb2_insn | Richard Henderson | 1 | -76/+3 |
2019-09-05 | target/arm: Convert TT | Richard Henderson | 2 | -61/+34 |
2019-09-05 | target/arm: Convert SG | Richard Henderson | 2 | -23/+33 |
2019-09-05 | target/arm: Convert Table Branch | Richard Henderson | 2 | -24/+41 |
2019-09-05 | target/arm: Convert Unallocated memory hint | Richard Henderson | 2 | -8/+8 |
2019-09-05 | target/arm: Convert PLI, PLD, PLDW | Richard Henderson | 2 | -17/+30 |
2019-09-05 | target/arm: Convert SETEND | Richard Henderson | 2 | -9/+17 |