index
:
riscv-gnu-toolchain/qemu.git
block
master
stable-0.10
stable-0.11
stable-0.12
stable-0.13
stable-0.14
stable-0.15
stable-1.0
stable-1.1
stable-1.2
stable-1.3
stable-1.4
stable-1.5
stable-1.6
stable-1.7
stable-2.0
stable-2.1
stable-2.10
stable-2.11
stable-2.12
stable-2.2
stable-2.3
stable-2.4
stable-2.5
stable-2.6
stable-2.7
stable-2.8
stable-2.9
stable-3.0
stable-3.1
stable-4.0
stable-4.1
stable-4.2
stable-5.0
stable-6.0
stable-6.1
stable-7.2
stable-8.0
stable-8.1
stable-8.2
stable-9.0
stable-9.1
stable-9.2
staging
staging-7.2
staging-8.0
staging-8.1
staging-8.2
staging-9.0
staging-9.1
staging-9.2
Unnamed repository; edit this file 'description' to name the repository.
root
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target
Age
Commit message (
Expand
)
Author
Files
Lines
2020-02-21
target/arm: Implement ARMv8.1-PMU extension
Peter Maydell
1
-2
/
+30
2020-02-21
target/arm: Read debug-related ID registers from KVM
Peter Maydell
3
-0
/
+49
2020-02-21
target/arm: Move DBGDIDR into ARMISARegisters
Peter Maydell
5
-12
/
+12
2020-02-21
target/arm: Stop assuming DBGDIDR always exists
Peter Maydell
4
-19
/
+57
2020-02-21
target/arm: Add _aa64_ and _any_ versions of pmu_8_1 isar checks
Peter Maydell
4
-11
/
+25
2020-02-21
target/arm: Define an aa32_pmu_8_1 isar feature test function
Peter Maydell
4
-21
/
+27
2020-02-21
target/arm: Use FIELD macros for clearing ID_DFR0 PERFMON field
Peter Maydell
1
-1
/
+1
2020-02-21
target/arm: Add and use FIELD definitions for ID_AA64DFR0_EL1
Peter Maydell
3
-4
/
+14
2020-02-21
target/arm: Factor out PMU register definitions
Peter Maydell
1
-76
/
+82
2020-02-21
target/arm: Define and use any_predinv isar_feature test
Peter Maydell
2
-8
/
+6
2020-02-21
target/arm: Add isar_feature_any_fp16 and document naming/usage conventions
Peter Maydell
2
-2
/
+19
2020-02-21
target/arm: Check aa32_pan in take_aarch32_exception(), not aa64_pan
Peter Maydell
1
-1
/
+1
2020-02-21
target/arm: Add _aa32_ to isar_feature functions testing 32-bit ID registers
Peter Maydell
5
-10
/
+19
2020-02-21
target/arm: Split out aa64_va_parameter_tbi, aa64_va_parameter_tbid
Richard Henderson
2
-34
/
+37
2020-02-21
target/arm: Remove ttbr1_valid check from get_phys_addr_lpae
Richard Henderson
1
-5
/
+1
2020-02-21
target/arm: Fix select for aa64_va_parameters_both
Richard Henderson
1
-22
/
+24
2020-02-21
target/arm: Use bit 55 explicitly for pauth
Richard Henderson
1
-1
/
+2
2020-02-21
target/arm: Flush high bits of sve register after AdvSIMD INS
Richard Henderson
1
-0
/
+6
2020-02-21
target/arm: Flush high bits of sve register after AdvSIMD ZIP/UZP/TRN
Richard Henderson
1
-0
/
+1
2020-02-21
target/arm: Flush high bits of sve register after AdvSIMD TBL/TBX
Richard Henderson
1
-0
/
+1
2020-02-21
target/arm: Flush high bits of sve register after AdvSIMD EXT
Richard Henderson
1
-0
/
+1
2020-02-21
target/ppc/cpu.h: Clean up comments in the struct CPUPPCState definition
BALATON Zoltan
1
-91
/
+54
2020-02-21
target/ppc/cpu.h: Move fpu related members closer in cpu env
BALATON Zoltan
1
-5
/
+4
2020-02-21
target/ppc: Fix typo in comments
BALATON Zoltan
2
-5
/
+5
2020-02-21
target/ppc/cpu.h: Remove duplicate includes
BALATON Zoltan
1
-2
/
+0
2020-02-20
Avoid cpu_physical_memory_rw() with a constant is_write argument
Philippe Mathieu-Daudé
1
-2
/
+2
2020-02-20
Let cpu_[physical]_memory() calls pass a boolean 'is_write' argument
Philippe Mathieu-Daudé
3
-6
/
+6
2020-02-20
Avoid address_space_rw() with a constant is_write argument
Peter Maydell
2
-10
/
+9
2020-02-20
Let address_space_rw() calls pass a boolean 'is_write' argument
Philippe Mathieu-Daudé
2
-5
/
+5
2020-02-20
Remove unnecessary cast when using the cpu_[physical]_memory API
Philippe Mathieu-Daudé
1
-3
/
+3
2020-02-20
Remove unnecessary cast when using the address_space API
Philippe Mathieu-Daudé
4
-4
/
+4
2020-02-18
target/i386/whpx: Remove superfluous semicolon
Philippe Mathieu-Daudé
1
-1
/
+1
2020-02-14
Merge remote-tracking branch 'remotes/palmer/tags/riscv-for-master-5.0-sf2' i...
Peter Maydell
1
-9
/
+11
2020-02-14
Merge remote-tracking branch 'remotes/pmaydell/tags/pull-target-arm-20200213'...
Peter Maydell
11
-118
/
+500
2020-02-13
target/arm: Implement ARMv8.1-VMID16 extension
Peter Maydell
1
-0
/
+1
2020-02-13
target/arm: Enable ARMv8.2-UAO in -cpu max
Richard Henderson
1
-0
/
+4
2020-02-13
target/arm: Implement UAO semantics
Richard Henderson
1
-20
/
+21
2020-02-13
target/arm: Update MSR access to UAO
Richard Henderson
4
-0
/
+44
2020-02-13
target/arm: Add ID_AA64MMFR2_EL1
Richard Henderson
3
-2
/
+21
2020-02-13
target/arm: Enable ARMv8.2-ATS1E1 in -cpu max
Richard Henderson
2
-0
/
+9
2020-02-13
target/arm: Implement ATS1E1 system registers
Richard Henderson
1
-6
/
+50
2020-02-13
target/arm: Set PAN bit as required on exception entry
Richard Henderson
1
-3
/
+50
2020-02-13
target/arm: Enforce PAN semantics in get_S1prot
Richard Henderson
2
-0
/
+16
2020-02-13
target/arm: Update arm_mmu_idx_el for PAN
Richard Henderson
1
-0
/
+9
2020-02-13
target/arm: Update MSR access for PAN
Richard Henderson
4
-0
/
+43
2020-02-13
target/arm: Introduce aarch64_pstate_valid_mask
Richard Henderson
2
-0
/
+13
2020-02-13
target/arm: Remove CPSR_RESERVED
Richard Henderson
2
-7
/
+8
2020-02-13
target/arm: Use aarch32_cpsr_valid_mask in helper_exception_return
Richard Henderson
1
-2
/
+3
2020-02-13
target/arm: Replace CPSR_ERET_MASK with aarch32_cpsr_valid_mask
Richard Henderson
2
-3
/
+4
2020-02-13
target/arm: Mask CPSR_J when Jazelle is not enabled
Richard Henderson
1
-1
/
+4
[prev]
[next]