index
:
riscv-gnu-toolchain/qemu.git
block
master
stable-0.10
stable-0.11
stable-0.12
stable-0.13
stable-0.14
stable-0.15
stable-1.0
stable-1.1
stable-1.2
stable-1.3
stable-1.4
stable-1.5
stable-1.6
stable-1.7
stable-2.0
stable-2.1
stable-2.10
stable-2.11
stable-2.12
stable-2.2
stable-2.3
stable-2.4
stable-2.5
stable-2.6
stable-2.7
stable-2.8
stable-2.9
stable-3.0
stable-3.1
stable-4.0
stable-4.1
stable-4.2
stable-5.0
stable-6.0
stable-6.1
stable-7.2
stable-8.0
stable-8.1
stable-8.2
stable-9.0
stable-9.1
stable-9.2
staging
staging-7.2
staging-8.0
staging-8.1
staging-8.2
staging-9.0
staging-9.1
staging-9.2
Unnamed repository; edit this file 'description' to name the repository.
root
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target
/
openrisc
/
mmu.c
Age
Commit message (
Expand
)
Author
Files
Lines
2019-06-12
Include qemu-common.h exactly where needed
Markus Armbruster
1
-1
/
+0
2019-05-10
tcg: Use CPUClass::tlb_fill in cputlb.c
Richard Henderson
1
-6
/
+0
2019-05-10
target/openrisc: Convert to CPUClass::tlb_fill
Richard Henderson
1
-31
/
+34
2019-05-08
target/openrisc: Fix LGPL information in the file headers
Thomas Huth
1
-1
/
+1
2018-07-03
target/openrisc: Reorg tlb lookup
Richard Henderson
1
-162
/
+88
2018-07-03
target/openrisc: Stub out handle_mmu_fault for softmmu
Richard Henderson
1
-30
/
+5
2018-07-03
target/openrisc: Use identical sizes for ITLB and DTLB
Richard Henderson
1
-2
/
+2
2018-07-03
target/openrisc: Fix cpu_mmu_index
Richard Henderson
1
-3
/
+30
2018-07-03
target/openrisc: Reduce tlb to a single dimension
Richard Henderson
1
-14
/
+16
2018-07-03
target/openrisc: Merge mmu_helper.c into mmu.c
Richard Henderson
1
-0
/
+11
2018-07-03
target/openrisc: Remove indirect function calls for mmu
Richard Henderson
1
-39
/
+29
2018-07-03
target/openrisc: Merge tlb allocation into CPUOpenRISCState
Richard Henderson
1
-18
/
+16
2018-01-25
accel/tcg: add size paremeter in tlb_fill()
Laurent Vivier
1
-4
/
+4
2017-05-04
target/openrisc: Fixes for memory debugging
Stafford Horne
1
-4
/
+20
2017-02-14
target/openrisc: Implement lwa, swa
Richard Henderson
1
-0
/
+1
2016-12-20
Move target-* CPU file into a target/ folder
Thomas Huth
1
-0
/
+238