index
:
riscv-gnu-toolchain/qemu.git
block
master
stable-0.10
stable-0.11
stable-0.12
stable-0.13
stable-0.14
stable-0.15
stable-1.0
stable-1.1
stable-1.2
stable-1.3
stable-1.4
stable-1.5
stable-1.6
stable-1.7
stable-2.0
stable-2.1
stable-2.10
stable-2.11
stable-2.12
stable-2.2
stable-2.3
stable-2.4
stable-2.5
stable-2.6
stable-2.7
stable-2.8
stable-2.9
stable-3.0
stable-3.1
stable-4.0
stable-4.1
stable-4.2
stable-5.0
stable-6.0
stable-6.1
stable-7.2
stable-8.0
stable-8.1
stable-8.2
stable-9.0
stable-9.1
stable-9.2
staging
staging-7.2
staging-8.0
staging-8.1
staging-8.2
staging-9.0
staging-9.1
staging-9.2
Unnamed repository; edit this file 'description' to name the repository.
root
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target
/
avr
/
translate.c
Age
Commit message (
Expand
)
Author
Files
Lines
2022-04-20
exec/translator: Pass the locked filepointer to disas_log hook
Richard Henderson
1
-3
/
+4
2021-10-15
target/avr: Drop checks for singlestep_enabled
Richard Henderson
1
-15
/
+4
2021-09-16
target/avr: Fix compiler errors (-Werror=enum-conversion)
Stefan Weil
1
-5
/
+3
2021-07-21
accel/tcg: Remove TranslatorOps.breakpoint_check
Richard Henderson
1
-18
/
+0
2021-07-21
target/avr: Implement gdb_adjust_breakpoint
Richard Henderson
1
-14
/
+0
2021-07-09
target/avr: Use translator_use_goto_tb
Richard Henderson
1
-3
/
+6
2021-06-29
target/avr: Convert to TranslatorOps
Richard Henderson
1
-104
/
+126
2021-06-29
target/avr: Change ctx to DisasContext* in gen_intermediate_code
Richard Henderson
1
-41
/
+43
2021-06-29
target/avr: Add DisasContextBase to DisasContext
Richard Henderson
1
-29
/
+29
2020-08-21
meson: target
Paolo Bonzini
1
-1
/
+1
2020-08-21
meson: rename included C source files to .c.inc
Paolo Bonzini
1
-1
/
+1
2020-07-11
target/avr: Add support for disassembling via option '-d in_asm'
Michael Rolnik
1
-0
/
+12
2020-07-11
target/avr: Initialize TCG register variables
Michael Rolnik
1
-0
/
+29
2020-07-11
target/avr: Add instruction translation - CPU main translation function
Michael Rolnik
1
-0
/
+213
2020-07-11
target/avr: Add instruction translation - MCU Control Instructions
Michael Rolnik
1
-0
/
+65
2020-07-11
target/avr: Add instruction translation - Bit and Bit-test Instructions
Michael Rolnik
1
-0
/
+247
2020-07-11
target/avr: Add instruction translation - Data Transfer Instructions
Michael Rolnik
1
-0
/
+990
2020-07-11
target/avr: Add instruction translation - Branch Instructions
Michael Rolnik
1
-0
/
+543
2020-07-11
target/avr: Add instruction translation - Arithmetic and Logic Instructions
Michael Rolnik
1
-0
/
+820
2020-07-11
target/avr: Add instruction translation - Register definitions
Michael Rolnik
1
-0
/
+142