aboutsummaryrefslogtreecommitdiff
path: root/target/arm/t16.decode
AgeCommit message (Expand)AuthorFilesLines
2020-11-15arm tcg cpus: Fix Lesser GPL version numberChetan Pant1-1/+1
2019-09-05target/arm: Convert T16, long branchesRichard Henderson1-0/+7
2019-09-05target/arm: Convert T16, Unconditional branchRichard Henderson1-0/+6
2019-09-05target/arm: Convert T16, load (literal)Richard Henderson1-0/+4
2019-09-05target/arm: Convert T16, shift immediateRichard Henderson1-0/+8
2019-09-05target/arm: Convert T16, Miscellaneous 16-bit instructionsRichard Henderson1-10/+21
2019-09-05target/arm: Convert T16, Conditional branches, Supervisor callRichard Henderson1-0/+12
2019-09-05target/arm: Convert T16, push and popRichard Henderson1-0/+10
2019-09-05target/arm: Convert T16, nop hintsRichard Henderson1-0/+17
2019-09-05target/arm: Convert T16, Reverse bytesRichard Henderson1-0/+9
2019-09-05target/arm: Convert T16, Change processor stateRichard Henderson1-0/+12
2019-09-05target/arm: Convert T16, extractRichard Henderson1-0/+10
2019-09-05target/arm: Convert T16 adjust sp (immediate)Richard Henderson1-0/+9
2019-09-05target/arm: Convert T16 add, compare, move (two high registers)Richard Henderson1-0/+10
2019-09-05target/arm: Convert T16 branch and exchangeRichard Henderson1-0/+10
2019-09-05target/arm: Convert T16 one low register and immediateRichard Henderson1-0/+11
2019-09-05target/arm: Convert T16 add/sub (3 low, 2 low and imm)Richard Henderson1-0/+16
2019-09-05target/arm: Convert T16 load/store multipleRichard Henderson1-0/+8
2019-09-05target/arm: Convert T16 add pc/sp (immediate)Richard Henderson1-0/+7
2019-09-05target/arm: Convert T16 load/store (immediate offset)Richard Henderson1-0/+33
2019-09-05target/arm: Convert T16 load/store (register offset)Richard Henderson1-0/+15
2019-09-05target/arm: Convert T16 data-processing (two low regs)Richard Henderson1-0/+36
2019-09-05target/arm: Add skeleton for T16 decodetreeRichard Henderson1-0/+20