index
:
riscv-gnu-toolchain/qemu.git
block
master
stable-0.10
stable-0.11
stable-0.12
stable-0.13
stable-0.14
stable-0.15
stable-1.0
stable-1.1
stable-1.2
stable-1.3
stable-1.4
stable-1.5
stable-1.6
stable-1.7
stable-2.0
stable-2.1
stable-2.10
stable-2.11
stable-2.12
stable-2.2
stable-2.3
stable-2.4
stable-2.5
stable-2.6
stable-2.7
stable-2.8
stable-2.9
stable-3.0
stable-3.1
stable-4.0
stable-4.1
stable-4.2
stable-5.0
stable-6.0
stable-6.1
stable-7.2
stable-8.0
stable-8.1
stable-8.2
stable-9.0
stable-9.1
staging
staging-7.2
staging-8.0
staging-8.1
staging-8.2
staging-9.0
staging-9.1
Unnamed repository; edit this file 'description' to name the repository.
root
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target-mips
/
translate.c
Age
Commit message (
Expand
)
Author
Files
Lines
2015-06-12
target-mips: extend selected CP0 registers to 64-bits in MIPS32
Leon Alrae
1
-21
/
+42
2015-06-12
target-mips: correct MFC0 for CP0.EntryLo in MIPS64
Leon Alrae
1
-6
/
+6
2015-06-11
target-mips: add ERETNC instruction and Config5.LLB bit
Leon Alrae
1
-5
/
+15
2015-06-11
target-mips: Misaligned memory accesses for MSA
Yongbok Kim
1
-10
/
+17
2015-06-11
target-mips: Misaligned memory accesses for R6
Yongbok Kim
1
-12
/
+27
2015-06-11
target-mips: add Config5.FRE support allowing Status.FR=0 emulation
Leon Alrae
1
-150
/
+158
2015-06-11
target-mips: move group of functions above gen_load_fpr32()
Leon Alrae
1
-60
/
+58
2015-03-18
target-mips: save cpu state before calling MSA load and store helpers
Leon Alrae
1
-0
/
+2
2015-03-18
target-mips: fix hflags modified in delay / forbidden slot
Leon Alrae
1
-4
/
+15
2015-03-18
target-mips: fix CP0.BadVAddr by stopping translation on Address Error
Leon Alrae
1
-0
/
+1
2015-03-13
tcg: Change translator-side labels to a pointer
Richard Henderson
1
-47
/
+47
2015-02-13
target-mips: pass 0 instead of -1 as rs in microMIPS LUI instruction
Leon Alrae
1
-1
/
+1
2015-02-13
target-mips: use CP0EnLo_XI instead of magic number
Leon Alrae
1
-2
/
+2
2015-02-13
target-mips: fix detection of the end of the page during translation
Leon Alrae
1
-1
/
+4
2015-02-12
tcg: Introduce tcg_op_buf_count and tcg_op_buf_full
Richard Henderson
1
-5
/
+3
2015-02-12
tcg: Move emit of INDEX_op_end into gen_tb_end
Richard Henderson
1
-1
/
+1
2015-02-10
target-mips: Clean up switch fall through after commit fecd264
Markus Armbruster
1
-0
/
+4
2015-01-03
gen-icount: check cflags instead of use_icount global
Paolo Bonzini
1
-1
/
+1
2015-01-03
translate: check cflags instead of use_icount global
Paolo Bonzini
1
-10
/
+14
2014-12-16
target-mips: convert single case switch into if statement
Leon Alrae
1
-3
/
+1
2014-12-16
target-mips: Fix DisasContext's ulri member initialization
Maciej W. Rozycki
1
-1
/
+1
2014-12-16
target-mips: Add missing calls to synchronise SoftFloat status
Maciej W. Rozycki
1
-0
/
+2
2014-12-16
target-mips: Correct 32-bit address space wrapping
Maciej W. Rozycki
1
-5
/
+14
2014-12-16
target-mips: Tighten ISA level checks
Maciej W. Rozycki
1
-9
/
+98
2014-12-16
target-mips: Fix CP0.Config3.ISAOnExc write accesses
Maciej W. Rozycki
1
-2
/
+6
2014-12-16
target-mips: Output CP0.Config2-5 in the register dump
Maciej W. Rozycki
1
-0
/
+4
2014-12-16
target-mips: Fix the 64-bit case for microMIPS MOVE16 and MOVEP
Maciej W. Rozycki
1
-3
/
+3
2014-12-16
target-mips: Correct MIPS16/microMIPS branch size calculation
Maciej W. Rozycki
1
-1
/
+2
2014-12-16
target-mips: Fix formatting in `decode_opc'
Maciej W. Rozycki
1
-5
/
+8
2014-12-16
target-mips: Fix formatting in `decode_extended_mips16_opc'
Maciej W. Rozycki
1
-1
/
+1
2014-11-07
target-mips: fix multiple TCG registers covering same data
Yongbok Kim
1
-5
/
+3
2014-11-07
mips: Ensure PC update with MTC0 single-stepping
Maciej W. Rozycki
1
-1
/
+1
2014-11-07
target-mips: fix for missing delay slot in BC1EQZ and BC1NEZ
Leon Alrae
1
-0
/
+1
2014-11-07
mips: Respect CP0.Status.CU1 for microMIPS FP branches
Maciej W. Rozycki
1
-2
/
+7
2014-11-03
target-mips: add MSA MI10 format instructions
Yongbok Kim
1
-1
/
+48
2014-11-03
target-mips: add MSA 2RF format instructions
Yongbok Kim
1
-0
/
+74
2014-11-03
target-mips: add MSA VEC/2R format instructions
Yongbok Kim
1
-0
/
+113
2014-11-03
target-mips: add MSA 3RF format instructions
Yongbok Kim
1
-0
/
+163
2014-11-03
target-mips: add MSA ELM format instructions
Yongbok Kim
1
-0
/
+118
2014-11-03
target-mips: add MSA 3R format instructions
Yongbok Kim
1
-0
/
+242
2014-11-03
target-mips: add MSA BIT format instructions
Yongbok Kim
1
-0
/
+88
2014-11-03
target-mips: add MSA I5 format instruction
Yongbok Kim
1
-0
/
+77
2014-11-03
target-mips: add MSA I8 format instructions
Yongbok Kim
1
-2
/
+80
2014-11-03
target-mips: add MSA branch instructions
Yongbok Kim
1
-114
/
+220
2014-11-03
target-mips: add msa_reset(), global msa register
Yongbok Kim
1
-0
/
+56
2014-11-03
target-mips: add MSA opcode enum
Yongbok Kim
1
-0
/
+245
2014-11-03
target-mips: stop translation after ctc1
Yongbok Kim
1
-0
/
+6
2014-11-03
target-mips: correctly handle access to unimplemented CP0 register
Leon Alrae
1
-278
/
+260
2014-11-03
target-mips: implement forbidden slot
Leon Alrae
1
-35
/
+74
2014-11-03
target-mips: add Config5.SBRI
Leon Alrae
1
-1
/
+23
[prev]
[next]