index
:
riscv-gnu-toolchain/qemu.git
block
master
stable-0.10
stable-0.11
stable-0.12
stable-0.13
stable-0.14
stable-0.15
stable-1.0
stable-1.1
stable-1.2
stable-1.3
stable-1.4
stable-1.5
stable-1.6
stable-1.7
stable-2.0
stable-2.1
stable-2.10
stable-2.11
stable-2.12
stable-2.2
stable-2.3
stable-2.4
stable-2.5
stable-2.6
stable-2.7
stable-2.8
stable-2.9
stable-3.0
stable-3.1
stable-4.0
stable-4.1
stable-4.2
stable-5.0
stable-6.0
stable-6.1
stable-7.2
stable-8.0
stable-8.1
stable-8.2
stable-9.0
stable-9.1
stable-9.2
staging
staging-7.2
staging-8.0
staging-8.1
staging-8.2
staging-9.0
staging-9.1
staging-9.2
Unnamed repository; edit this file 'description' to name the repository.
root
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
hw
/
riscv
Age
Commit message (
Expand
)
Author
Files
Lines
2020-02-10
riscv: virt: Use Goldfish RTC device
Anup Patel
2
-0
/
+17
2020-02-10
riscv/virt: Add syscon reboot and poweroff DT nodes
Anup Patel
1
-4
/
+22
2020-01-29
hw/core/loader: Let load_elf() populate a field with CPU-specific flags
Aleksandar Markovic
1
-2
/
+2
2020-01-27
Merge remote-tracking branch 'remotes/bonzini/tags/for-upstream' into staging
Peter Maydell
4
-4
/
+4
2020-01-24
qdev: set properties with device_class_set_props()
Marc-André Lureau
4
-4
/
+4
2020-01-16
riscv/sifive_u: fix a memory leak in soc_realize()
Pan Nengyuan
1
-0
/
+1
2020-01-08
chardev: Use QEMUChrEvent enum in IOEventHandler typedef
Philippe Mathieu-Daudé
2
-2
/
+2
2019-11-25
hw/riscv: Add optional symbol callback ptr to riscv_load_kernel()
Zhuang, Siwei (Data61, Kensington NSW)
5
-9
/
+12
2019-11-25
RISC-V: virt: This is a "sifive,test1" test finisher
Palmer Dabbelt
1
-1
/
+4
2019-11-14
riscv/virt: Increase flash size
Alistair Francis
1
-1
/
+1
2019-10-28
riscv/boot: Fix possible memory leak
Alistair Francis
1
-7
/
+4
2019-10-28
riscv/virt: Jump to pflash if specified
Alistair Francis
1
-1
/
+10
2019-10-28
riscv/virt: Add the PFlash CFI01 device
Alistair Francis
2
-0
/
+87
2019-10-28
riscv/virt: Manually define the machine
Alistair Francis
1
-6
/
+24
2019-10-28
riscv/sifive_u: Add the start-in-flash property
Alistair Francis
1
-1
/
+29
2019-10-28
riscv/sifive_u: Manually define the machine
Alistair Francis
1
-13
/
+31
2019-10-28
riscv/sifive_u: Add QSPI memory region
Alistair Francis
1
-0
/
+8
2019-10-28
riscv/sifive_u: Add L2-LIM cache memory
Alistair Francis
1
-0
/
+16
2019-10-28
riscv: sifive_u: Add ethernet0 to the aliases node
Bin Meng
1
-1
/
+4
2019-10-28
riscv: hw: Drop "clock-frequency" property of cpu nodes
Bin Meng
3
-6
/
+0
2019-09-17
riscv: sifive_u: Update model and compatible strings in device tree
Bin Meng
1
-2
/
+3
2019-09-17
riscv: sifive_u: Remove handcrafted clock nodes for UART and ethernet
Bin Meng
1
-23
/
+1
2019-09-17
riscv: sifive_u: Fix broken GEM support
Bin Meng
2
-4
/
+21
2019-09-17
riscv: sifive_u: Instantiate OTP memory with a serial number
Bin Meng
1
-0
/
+9
2019-09-17
riscv: sifive: Implement a model for SiFive FU540 OTP
Bin Meng
2
-0
/
+192
2019-09-17
riscv: sifive_u: Change UART node name in device tree
Bin Meng
1
-1
/
+1
2019-09-17
riscv: sifive_u: Update UART base addresses and IRQs
Bin Meng
1
-2
/
+2
2019-09-17
riscv: sifive_u: Reference PRCI clocks in UART and ethernet nodes
Bin Meng
1
-3
/
+4
2019-09-17
riscv: sifive_u: Add PRCI block to the SoC
Bin Meng
1
-1
/
+23
2019-09-17
riscv: sifive_u: Generate hfclk and rtcclk nodes
Bin Meng
1
-0
/
+23
2019-09-17
riscv: sifive: Implement PRCI model for FU540
Bin Meng
2
-0
/
+170
2019-09-17
riscv: sifive_u: Update PLIC hart topology configuration string
Bin Meng
1
-3
/
+4
2019-09-17
riscv: sifive_u: Update hart configuration to reflect the real FU540 SoC
Bin Meng
1
-25
/
+67
2019-09-17
riscv: sifive_u: Set the minimum number of cpus to 2
Bin Meng
1
-1
/
+4
2019-09-17
riscv: hart: Add a "hartid-base" property to RISC-V hart array
Bin Meng
1
-1
/
+2
2019-09-17
riscv: hart: Extract hart realize to a separate routine
Bin Meng
1
-13
/
+20
2019-09-17
riscv: sifive_e: Drop sifive_mmio_emulate()
Bin Meng
2
-15
/
+9
2019-09-17
riscv: sifive_e: prci: Update the PRCI register block size
Bin Meng
1
-1
/
+1
2019-09-17
riscv: sifive_e: prci: Fix a typo of hfxosccfg register programming
Bin Meng
1
-1
/
+1
2019-09-17
riscv: sifive: Rename sifive_prci.{c, h} to sifive_e_prci.{c, h}
Bin Meng
3
-43
/
+42
2019-09-17
riscv: sifive_u: Remove the unnecessary include of prci header
Bin Meng
1
-1
/
+0
2019-09-17
riscv: hw: Remove the unnecessary include of target/riscv/cpu.h
Bin Meng
3
-3
/
+0
2019-09-17
riscv: hw: Change to use qemu_log_mask(LOG_GUEST_ERROR, ...) instead
Bin Meng
3
-9
/
+13
2019-09-17
riscv: hw: Change create_fdt() to return void
Bin Meng
2
-14
/
+8
2019-09-17
riscv: hw: Remove not needed PLIC properties in device tree
Bin Meng
2
-4
/
+0
2019-09-17
riscv: hw: Use qemu_fdt_setprop_cell() for property with only 1 cell
Bin Meng
2
-21
/
+21
2019-09-17
riscv: hw: Remove superfluous "linux, phandle" property
Bin Meng
3
-8
/
+0
2019-09-17
riscv: hw: Remove duplicated "hw/hw.h" inclusion
Bin Meng
2
-2
/
+0
2019-09-17
riscv: sifive_test: Add reset functionality
Bin Meng
1
-0
/
+4
2019-09-17
riscv: Resolve full path of the given bios image
Bin Meng
1
-3
/
+3
[next]