Age | Commit message (Expand) | Author | Files | Lines |
2019-09-05 | target/arm: Convert T16 add, compare, move (two high registers) | Richard Henderson | 2 | -47/+12 |
2019-09-05 | target/arm: Convert T16 branch and exchange | Richard Henderson | 2 | -41/+39 |
2019-09-05 | target/arm: Convert T16 one low register and immediate | Richard Henderson | 2 | -42/+13 |
2019-09-05 | target/arm: Convert T16 add/sub (3 low, 2 low and imm) | Richard Henderson | 2 | -24/+18 |
2019-09-05 | target/arm: Convert T16 load/store multiple | Richard Henderson | 2 | -39/+17 |
2019-09-05 | target/arm: Convert T16 add pc/sp (immediate) | Richard Henderson | 2 | -11/+8 |
2019-09-05 | target/arm: Convert T16 load/store (immediate offset) | Richard Henderson | 2 | -89/+38 |
2019-09-05 | target/arm: Convert T16 load/store (register offset) | Richard Henderson | 2 | -49/+17 |
2019-09-05 | target/arm: Convert T16 data-processing (two low regs) | Richard Henderson | 2 | -145/+43 |
2019-09-05 | target/arm: Add skeleton for T16 decodetree | Richard Henderson | 3 | -0/+32 |
2019-09-05 | target/arm: Simplify disas_arm_insn | Richard Henderson | 1 | -53/+16 |
2019-09-05 | target/arm: Simplify disas_thumb2_insn | Richard Henderson | 1 | -76/+3 |
2019-09-05 | target/arm: Convert TT | Richard Henderson | 2 | -61/+34 |
2019-09-05 | target/arm: Convert SG | Richard Henderson | 2 | -23/+33 |
2019-09-05 | target/arm: Convert Table Branch | Richard Henderson | 2 | -24/+41 |
2019-09-05 | target/arm: Convert Unallocated memory hint | Richard Henderson | 2 | -8/+8 |
2019-09-05 | target/arm: Convert PLI, PLD, PLDW | Richard Henderson | 2 | -17/+30 |
2019-09-05 | target/arm: Convert SETEND | Richard Henderson | 2 | -9/+17 |
2019-09-05 | target/arm: Convert CPS (privileged) | Richard Henderson | 3 | -51/+48 |
2019-09-05 | target/arm: Convert Clear-Exclusive, Barriers | Richard Henderson | 3 | -69/+78 |
2019-09-05 | target/arm: Convert RFE and SRS | Richard Henderson | 3 | -89/+75 |
2019-09-05 | target/arm: Convert SVC | Richard Henderson | 2 | -6/+17 |
2019-09-05 | target/arm: Convert B, BL, BLX (immediate) | Richard Henderson | 4 | -109/+125 |
2019-09-05 | target/arm: Diagnose base == pc for LDM/STM | Richard Henderson | 1 | -2/+3 |
2019-09-05 | target/arm: Diagnose too few registers in list for LDM/STM | Richard Henderson | 1 | -8/+18 |
2019-09-05 | target/arm: Diagnose writeback register in list for LDM for v7 | Richard Henderson | 1 | -0/+9 |
2019-09-05 | target/arm: Convert LDM, STM | Richard Henderson | 3 | -198/+246 |
2019-09-05 | target/arm: Convert MOVW, MOVT | Richard Henderson | 3 | -56/+48 |
2019-09-05 | target/arm: Convert Signed multiply, signed and unsigned divide | Richard Henderson | 3 | -272/+258 |
2019-09-05 | target/arm: Convert packing, unpacking, saturation, and reversal | Richard Henderson | 3 | -310/+300 |
2019-09-05 | target/arm: Convert Parallel addition and subtraction | Richard Henderson | 3 | -117/+200 |
2019-09-05 | target/arm: Convert USAD8, USADA8, SBFX, UBFX, BFC, BFI, UDF | Richard Henderson | 3 | -96/+144 |
2019-09-05 | target/arm: Diagnose UNPREDICTABLE ldrex/strex cases | Richard Henderson | 1 | -2/+38 |
2019-09-05 | target/arm: Convert Synchronization primitives | Richard Henderson | 3 | -258/+412 |
2019-09-05 | target/arm: Convert load/store (register, immediate, literal) | Richard Henderson | 3 | -443/+623 |
2019-09-05 | target/arm: Convert T32 ADDW/SUBW | Richard Henderson | 3 | -11/+33 |
2019-09-05 | target/arm: Convert the rest of A32 Miscelaneous instructions | Richard Henderson | 3 | -82/+58 |
2019-09-05 | target/arm: Convert ERET | Richard Henderson | 3 | -39/+33 |
2019-09-05 | target/arm: Convert CLZ | Richard Henderson | 3 | -16/+24 |
2019-09-05 | target/arm: Convert BX, BXJ, BLX (register) | Richard Henderson | 3 | -40/+47 |
2019-09-05 | target/arm: Convert Cyclic Redundancy Check | Richard Henderson | 3 | -65/+72 |
2019-09-05 | target/arm: Convert MRS/MSR (banked, register) | Richard Henderson | 3 | -141/+145 |
2019-09-05 | target/arm: Convert MSR (immediate) and hints | Richard Henderson | 3 | -18/+84 |
2019-09-05 | target/arm: Simplify op_smlawx for SMLAW* | Richard Henderson | 1 | -8/+8 |
2019-09-05 | target/arm: Simplify op_smlaxxx for SMLAL* | Richard Henderson | 1 | -7/+8 |
2019-09-05 | target/arm: Convert Halfword multiply and multiply accumulate | Richard Henderson | 3 | -97/+170 |
2019-09-05 | target/arm: Convert Saturating addition and subtraction | Richard Henderson | 3 | -27/+67 |
2019-09-05 | target/arm: Simplify UMAAL | Richard Henderson | 1 | -22/+12 |
2019-09-05 | target/arm: Convert multiply and multiply accumulate | Richard Henderson | 3 | -107/+177 |
2019-09-05 | target/arm: Convert Data Processing (immediate) | Richard Henderson | 3 | -334/+186 |