diff options
author | Stafford Horne <shorne@gmail.com> | 2018-07-01 17:02:54 +0900 |
---|---|---|
committer | Stafford Horne <shorne@gmail.com> | 2018-07-03 22:40:33 +0900 |
commit | dfc84745bbaa0fea2abc8575dd349f6e4bb7edc7 (patch) | |
tree | 2bff594c72320e543d793c20890dee4590047221 /scripts/qemu-gdb.py | |
parent | 9f6e8afad7b7bd03de6474ea871fcb724630cc0b (diff) | |
download | qemu-dfc84745bbaa0fea2abc8575dd349f6e4bb7edc7.zip qemu-dfc84745bbaa0fea2abc8575dd349f6e4bb7edc7.tar.gz qemu-dfc84745bbaa0fea2abc8575dd349f6e4bb7edc7.tar.bz2 |
target/openrisc: Fix writes to interrupt mask register
The interrupt controller mask register (PICMR) allows writing any value
to any of the 32 interrupt mask bits. Writing a 0 masks the interrupt
writing a 1 unmasks (enables) the the interrupt.
For some reason the old code was or'ing the write values to the PICMR
meaning it was not possible to ever mask a interrupt once it was
enabled.
I have tested this by running linux 4.18 and my regular checks, I don't
see any issues.
Reported-by: Davidson Francis <davidsondfgl@gmail.com>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Signed-off-by: Stafford Horne <shorne@gmail.com>
Diffstat (limited to 'scripts/qemu-gdb.py')
0 files changed, 0 insertions, 0 deletions