diff options
author | Philippe Mathieu-Daudé <f4bug@amsat.org> | 2020-12-14 01:32:13 +0100 |
---|---|---|
committer | Laurent Vivier <laurent@vivier.eu> | 2020-12-17 10:34:59 +0100 |
commit | ce54384405b77483f5ce06ab8dc7537299453b43 (patch) | |
tree | b352a18c928f91bf8da72ae0f74202a78eceb81e /linux-user/mips/target_syscall.h | |
parent | 388765a05bde86de9d9b66348afed6551c58f091 (diff) | |
download | qemu-ce54384405b77483f5ce06ab8dc7537299453b43.zip qemu-ce54384405b77483f5ce06ab8dc7537299453b43.tar.gz qemu-ce54384405b77483f5ce06ab8dc7537299453b43.tar.bz2 |
linux-user/elfload: Introduce MIPS GET_FEATURE_REG_EQU() macro
ISA features are usually denoted in read-only bits from
CPU registers. Add the GET_FEATURE_REG_EQU() macro which
checks if a CPU register has bits set to a specific value.
Use the macro to check the 'Architecture Revision' level
of the Config0 register, which is '2' when the Release 6
ISA is implemented.
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
Message-Id: <20201214003215.344522-5-f4bug@amsat.org>
Signed-off-by: Laurent Vivier <laurent@vivier.eu>
Diffstat (limited to 'linux-user/mips/target_syscall.h')
0 files changed, 0 insertions, 0 deletions