aboutsummaryrefslogtreecommitdiff
path: root/include
diff options
context:
space:
mode:
authorWilfred Mallawa <wilfred.mallawa@wdc.com>2022-08-12 10:52:30 +1000
committerAlistair Francis <alistair.francis@wdc.com>2022-09-07 09:18:33 +0200
commitbf8803c64d756128e4537e22fe86e3717a5274f1 (patch)
tree3384bca19d6252986086e43ccca70bf987ffeac7 /include
parenteacaf440195675bc528f4aac394da7a74a9d95eb (diff)
downloadqemu-bf8803c64d756128e4537e22fe86e3717a5274f1.zip
qemu-bf8803c64d756128e4537e22fe86e3717a5274f1.tar.gz
qemu-bf8803c64d756128e4537e22fe86e3717a5274f1.tar.bz2
hw/riscv: opentitan: bump opentitan version
The following patch updates opentitan to match the new configuration, as per, lowRISC/opentitan@217a0168ba118503c166a9587819e3811eeb0c0c Note: with this patch we now skip the usage of the opentitan `boot_rom`. The Opentitan boot rom contains hw verification for devies which we are currently not supporting in qemu. As of now, the `boot_rom` has no major significance, however, would be good to support in the future. Tested by running utests from the latest tock [1] (that supports this version of OT). [1] https://github.com/tock/tock/pull/3056 Signed-off-by: Wilfred Mallawa <wilfred.mallawa@wdc.com> Reviewed-by: Alistair Francis <alistair.francis@wdc.com> Message-Id: <20220812005229.358850-1-wilfred.mallawa@opensource.wdc.com> Signed-off-by: Alistair Francis <alistair.francis@wdc.com>
Diffstat (limited to 'include')
-rw-r--r--include/hw/riscv/opentitan.h11
1 files changed, 6 insertions, 5 deletions
diff --git a/include/hw/riscv/opentitan.h b/include/hw/riscv/opentitan.h
index 68892cd..26d960f 100644
--- a/include/hw/riscv/opentitan.h
+++ b/include/hw/riscv/opentitan.h
@@ -74,6 +74,7 @@ enum {
IBEX_DEV_TIMER,
IBEX_DEV_SENSOR_CTRL,
IBEX_DEV_OTP_CTRL,
+ IBEX_DEV_LC_CTRL,
IBEX_DEV_PWRMGR,
IBEX_DEV_RSTMGR,
IBEX_DEV_CLKMGR,
@@ -105,11 +106,11 @@ enum {
IBEX_UART0_RX_BREAK_ERR_IRQ = 6,
IBEX_UART0_RX_TIMEOUT_IRQ = 7,
IBEX_UART0_RX_PARITY_ERR_IRQ = 8,
- IBEX_TIMER_TIMEREXPIRED0_0 = 126,
- IBEX_SPI_HOST0_ERR_IRQ = 150,
- IBEX_SPI_HOST0_SPI_EVENT_IRQ = 151,
- IBEX_SPI_HOST1_ERR_IRQ = 152,
- IBEX_SPI_HOST1_SPI_EVENT_IRQ = 153,
+ IBEX_TIMER_TIMEREXPIRED0_0 = 127,
+ IBEX_SPI_HOST0_ERR_IRQ = 151,
+ IBEX_SPI_HOST0_SPI_EVENT_IRQ = 152,
+ IBEX_SPI_HOST1_ERR_IRQ = 153,
+ IBEX_SPI_HOST1_SPI_EVENT_IRQ = 154,
};
#endif