diff options
author | Philippe Mathieu-Daudé <f4bug@amsat.org> | 2020-11-29 21:12:53 +0100 |
---|---|---|
committer | Philippe Mathieu-Daudé <f4bug@amsat.org> | 2021-01-14 17:13:53 +0100 |
commit | 959c5da28e7e1ae59e122f952fdbad02fb754cad (patch) | |
tree | 043fcf0a2173ef6528f7ffde0c701d42b8b1cc6e | |
parent | e2665f314d80d7edbfe7f8275abed7e2c93c0ddc (diff) | |
download | qemu-959c5da28e7e1ae59e122f952fdbad02fb754cad.zip qemu-959c5da28e7e1ae59e122f952fdbad02fb754cad.tar.gz qemu-959c5da28e7e1ae59e122f952fdbad02fb754cad.tar.bz2 |
target/mips: Extract msa_translate_init() from mips_tcg_init()
The msa_wr_d[] registers are only initialized/used by MSA.
They are declared static. We want to move them to the new
'msa_translate.c' unit in few commits, without having to
declare them global (with extern).
Extract first the logic initialization of the MSA registers
from the generic initialization. We will later move this
function along with the MSA registers to the new C unit.
Reviewed-by: Jiaxun Yang <jiaxun.yang@flygoat.com>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org>
Tested-by: Jiaxun Yang <jiaxun.yang@flygoat.com>
Message-Id: <20201208003702.4088927-8-f4bug@amsat.org>
-rw-r--r-- | target/mips/translate.c | 31 | ||||
-rw-r--r-- | target/mips/translate.h | 3 |
2 files changed, 21 insertions, 13 deletions
diff --git a/target/mips/translate.c b/target/mips/translate.c index f1d4256..0df7f7a 100644 --- a/target/mips/translate.c +++ b/target/mips/translate.c @@ -31552,22 +31552,10 @@ void mips_cpu_dump_state(CPUState *cs, FILE *f, int flags) } } -void mips_tcg_init(void) +void msa_translate_init(void) { int i; - cpu_gpr[0] = NULL; - for (i = 1; i < 32; i++) - cpu_gpr[i] = tcg_global_mem_new(cpu_env, - offsetof(CPUMIPSState, - active_tc.gpr[i]), - regnames[i]); - for (i = 0; i < 32; i++) { - int off = offsetof(CPUMIPSState, active_fpu.fpr[i].wr.d[0]); - - fpu_f64[i] = tcg_global_mem_new_i64(cpu_env, off, fregnames[i]); - } - /* MSA */ for (i = 0; i < 32; i++) { int off = offsetof(CPUMIPSState, active_fpu.fpr[i].wr.d[0]); @@ -31580,7 +31568,24 @@ void mips_tcg_init(void) msa_wr_d[i * 2 + 1] = tcg_global_mem_new_i64(cpu_env, off, msaregnames[i * 2 + 1]); } +} + +void mips_tcg_init(void) +{ + int i; + + cpu_gpr[0] = NULL; + for (i = 1; i < 32; i++) + cpu_gpr[i] = tcg_global_mem_new(cpu_env, + offsetof(CPUMIPSState, + active_tc.gpr[i]), + regnames[i]); + for (i = 0; i < 32; i++) { + int off = offsetof(CPUMIPSState, active_fpu.fpr[i].wr.d[0]); + fpu_f64[i] = tcg_global_mem_new_i64(cpu_env, off, fregnames[i]); + } + msa_translate_init(); cpu_PC = tcg_global_mem_new(cpu_env, offsetof(CPUMIPSState, active_tc.PC), "PC"); for (i = 0; i < MIPS_DSP_ACC; i++) { diff --git a/target/mips/translate.h b/target/mips/translate.h index 60e5967..190d415 100644 --- a/target/mips/translate.h +++ b/target/mips/translate.h @@ -172,4 +172,7 @@ extern TCGv bcond; } \ } while (0) +/* MSA */ +void msa_translate_init(void); + #endif |