aboutsummaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorRichard Henderson <rth@twiddle.net>2016-12-07 10:07:26 -0800
committerRichard Henderson <rth@twiddle.net>2017-01-13 11:46:27 -0800
commitb1eb20da625897244e9621dabcf63d899deca54d (patch)
tree0eaf0a879c2b0936228b8027402e590caebd6d15
parent86c9ab277615af4e0389eb80a83073873ff96c86 (diff)
downloadqemu-b1eb20da625897244e9621dabcf63d899deca54d.zip
qemu-b1eb20da625897244e9621dabcf63d899deca54d.tar.gz
qemu-b1eb20da625897244e9621dabcf63d899deca54d.tar.bz2
tcg/aarch64: Fix addsub2 for 0+C
When al == xzr, we cannot use addi/subi because that encodes xsp. Force a zero into the temp register for that (rare) case. Signed-off-by: Richard Henderson <rth@twiddle.net> Message-Id: <20161207180727.6286-2-rth@twiddle.net>
-rw-r--r--tcg/aarch64/tcg-target.inc.c9
1 files changed, 9 insertions, 0 deletions
diff --git a/tcg/aarch64/tcg-target.inc.c b/tcg/aarch64/tcg-target.inc.c
index 585b0d6..deb5967 100644
--- a/tcg/aarch64/tcg-target.inc.c
+++ b/tcg/aarch64/tcg-target.inc.c
@@ -964,6 +964,15 @@ static inline void tcg_out_addsub2(TCGContext *s, int ext, TCGReg rl,
insn = I3401_SUBSI;
bl = -bl;
}
+ if (unlikely(al == TCG_REG_XZR)) {
+ /* ??? We want to allow al to be zero for the benefit of
+ negation via subtraction. However, that leaves open the
+ possibility of adding 0+const in the low part, and the
+ immediate add instructions encode XSP not XZR. Don't try
+ anything more elaborate here than loading another zero. */
+ al = TCG_REG_TMP;
+ tcg_out_movi(s, ext, al, 0);
+ }
tcg_out_insn_3401(s, insn, ext, rl, al, bl);
} else {
tcg_out_insn_3502(s, sub ? I3502_SUBS : I3502_ADDS, ext, rl, al, bl);