; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+v -verify-machineinstrs < %s | FileCheck %s ; RUN: llc -mtriple=riscv64 -mattr=+v -verify-machineinstrs < %s | FileCheck %s define @vwmul_vv_nxv1i64_nxv1i32( %va, %vb) { ; CHECK-LABEL: vwmul_vv_nxv1i64_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vwmul.vv v10, v8, v9 ; CHECK-NEXT: vmv1r.v v8, v10 ; CHECK-NEXT: ret %vc = sext %va to %vd = sext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulu_vv_nxv1i64_nxv1i32( %va, %vb) { ; CHECK-LABEL: vwmulu_vv_nxv1i64_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vwmulu.vv v10, v8, v9 ; CHECK-NEXT: vmv1r.v v8, v10 ; CHECK-NEXT: ret %vc = zext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vv_nxv1i64_nxv1i32( %va, %vb) { ; CHECK-LABEL: vwmulsu_vv_nxv1i64_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vwmulsu.vv v10, v8, v9 ; CHECK-NEXT: vmv1r.v v8, v10 ; CHECK-NEXT: ret %vc = sext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmul_vx_nxv1i64_nxv1i32( %va, i32 %b) { ; CHECK-LABEL: vwmul_vx_nxv1i64_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, mf2, ta, ma ; CHECK-NEXT: vwmul.vx v9, v8, a0 ; CHECK-NEXT: vmv1r.v v8, v9 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = sext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulu_vx_nxv1i64_nxv1i32( %va, i32 %b) { ; CHECK-LABEL: vwmulu_vx_nxv1i64_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, mf2, ta, ma ; CHECK-NEXT: vwmulu.vx v9, v8, a0 ; CHECK-NEXT: vmv1r.v v8, v9 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = zext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vx_nxv1i64_nxv1i32( %va, i32 %b) { ; CHECK-LABEL: vwmulsu_vx_nxv1i64_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, mf2, ta, ma ; CHECK-NEXT: vwmulsu.vx v9, v8, a0 ; CHECK-NEXT: vmv1r.v v8, v9 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmul_vv_nxv2i64_nxv2i32( %va, %vb) { ; CHECK-LABEL: vwmul_vv_nxv2i64_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vmv1r.v v10, v9 ; CHECK-NEXT: vmv1r.v v11, v8 ; CHECK-NEXT: vwmul.vv v8, v11, v10 ; CHECK-NEXT: ret %vc = sext %va to %vd = sext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulu_vv_nxv2i64_nxv2i32( %va, %vb) { ; CHECK-LABEL: vwmulu_vv_nxv2i64_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vmv1r.v v10, v9 ; CHECK-NEXT: vmv1r.v v11, v8 ; CHECK-NEXT: vwmulu.vv v8, v11, v10 ; CHECK-NEXT: ret %vc = zext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vv_nxv2i64_nxv2i32( %va, %vb) { ; CHECK-LABEL: vwmulsu_vv_nxv2i64_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vmv1r.v v10, v9 ; CHECK-NEXT: vmv1r.v v11, v8 ; CHECK-NEXT: vwmulsu.vv v8, v11, v10 ; CHECK-NEXT: ret %vc = sext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmul_vx_nxv2i64_nxv2i32( %va, i32 %b) { ; CHECK-LABEL: vwmul_vx_nxv2i64_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m1, ta, ma ; CHECK-NEXT: vmv1r.v v10, v8 ; CHECK-NEXT: vwmul.vx v8, v10, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = sext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulu_vx_nxv2i64_nxv2i32( %va, i32 %b) { ; CHECK-LABEL: vwmulu_vx_nxv2i64_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m1, ta, ma ; CHECK-NEXT: vmv1r.v v10, v8 ; CHECK-NEXT: vwmulu.vx v8, v10, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = zext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vx_nxv2i64_nxv2i32( %va, i32 %b) { ; CHECK-LABEL: vwmulsu_vx_nxv2i64_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m1, ta, ma ; CHECK-NEXT: vmv1r.v v10, v8 ; CHECK-NEXT: vwmulsu.vx v8, v10, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmul_vv_nxv4i64_nxv4i32( %va, %vb) { ; CHECK-LABEL: vwmul_vv_nxv4i64_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vmv2r.v v12, v10 ; CHECK-NEXT: vmv2r.v v14, v8 ; CHECK-NEXT: vwmul.vv v8, v14, v12 ; CHECK-NEXT: ret %vc = sext %va to %vd = sext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulu_vv_nxv4i64_nxv4i32( %va, %vb) { ; CHECK-LABEL: vwmulu_vv_nxv4i64_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vmv2r.v v12, v10 ; CHECK-NEXT: vmv2r.v v14, v8 ; CHECK-NEXT: vwmulu.vv v8, v14, v12 ; CHECK-NEXT: ret %vc = zext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vv_nxv4i64_nxv4i32( %va, %vb) { ; CHECK-LABEL: vwmulsu_vv_nxv4i64_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vmv2r.v v12, v10 ; CHECK-NEXT: vmv2r.v v14, v8 ; CHECK-NEXT: vwmulsu.vv v8, v14, v12 ; CHECK-NEXT: ret %vc = sext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmul_vx_nxv4i64_nxv4i32( %va, i32 %b) { ; CHECK-LABEL: vwmul_vx_nxv4i64_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m2, ta, ma ; CHECK-NEXT: vmv2r.v v12, v8 ; CHECK-NEXT: vwmul.vx v8, v12, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = sext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulu_vx_nxv4i64_nxv4i32( %va, i32 %b) { ; CHECK-LABEL: vwmulu_vx_nxv4i64_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m2, ta, ma ; CHECK-NEXT: vmv2r.v v12, v8 ; CHECK-NEXT: vwmulu.vx v8, v12, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = zext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vx_nxv4i64_nxv4i32( %va, i32 %b) { ; CHECK-LABEL: vwmulsu_vx_nxv4i64_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m2, ta, ma ; CHECK-NEXT: vmv2r.v v12, v8 ; CHECK-NEXT: vwmulsu.vx v8, v12, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmul_vv_nxv8i64_nxv8i32( %va, %vb) { ; CHECK-LABEL: vwmul_vv_nxv8i64_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vmv4r.v v16, v12 ; CHECK-NEXT: vmv4r.v v20, v8 ; CHECK-NEXT: vwmul.vv v8, v20, v16 ; CHECK-NEXT: ret %vc = sext %va to %vd = sext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulu_vv_nxv8i64_nxv8i32( %va, %vb) { ; CHECK-LABEL: vwmulu_vv_nxv8i64_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vmv4r.v v16, v12 ; CHECK-NEXT: vmv4r.v v20, v8 ; CHECK-NEXT: vwmulu.vv v8, v20, v16 ; CHECK-NEXT: ret %vc = zext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vv_nxv8i64_nxv8i32( %va, %vb) { ; CHECK-LABEL: vwmulsu_vv_nxv8i64_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vmv4r.v v16, v12 ; CHECK-NEXT: vmv4r.v v20, v8 ; CHECK-NEXT: vwmulsu.vv v8, v20, v16 ; CHECK-NEXT: ret %vc = sext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmul_vx_nxv8i64_nxv8i32( %va, i32 %b) { ; CHECK-LABEL: vwmul_vx_nxv8i64_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; CHECK-NEXT: vmv4r.v v16, v8 ; CHECK-NEXT: vwmul.vx v8, v16, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = sext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulu_vx_nxv8i64_nxv8i32( %va, i32 %b) { ; CHECK-LABEL: vwmulu_vx_nxv8i64_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; CHECK-NEXT: vmv4r.v v16, v8 ; CHECK-NEXT: vwmulu.vx v8, v16, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = zext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vx_nxv8i64_nxv8i32( %va, i32 %b) { ; CHECK-LABEL: vwmulsu_vx_nxv8i64_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; CHECK-NEXT: vmv4r.v v16, v8 ; CHECK-NEXT: vwmulsu.vx v8, v16, a0 ; CHECK-NEXT: ret %head = insertelement poison, i32 %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmul_vv_nxv1i64_nxv1i16( %va, %vb) { ; CHECK-LABEL: vwmul_vv_nxv1i64_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vsext.vf2 v10, v8 ; CHECK-NEXT: vsext.vf2 v11, v9 ; CHECK-NEXT: vwmul.vv v8, v10, v11 ; CHECK-NEXT: ret %vc = sext %va to %vd = sext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulu_vv_nxv1i64_nxv1i16( %va, %vb) { ; CHECK-LABEL: vwmulu_vv_nxv1i64_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; CHECK-NEXT: vwmulu.vv v10, v8, v9 ; CHECK-NEXT: vsetvli zero, zero, e64, m1, ta, ma ; CHECK-NEXT: vzext.vf2 v8, v10 ; CHECK-NEXT: ret %vc = zext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vv_nxv1i64_nxv1i16( %va, %vb) { ; CHECK-LABEL: vwmulsu_vv_nxv1i64_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vsext.vf2 v10, v8 ; CHECK-NEXT: vzext.vf2 v11, v9 ; CHECK-NEXT: vwmulsu.vv v8, v10, v11 ; CHECK-NEXT: ret %vc = sext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmul_vx_nxv1i64_nxv1i16( %va, i16 %b) { ; CHECK-LABEL: vwmul_vx_nxv1i64_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, mf4, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, mf2, ta, ma ; CHECK-NEXT: vsext.vf2 v10, v8 ; CHECK-NEXT: vsext.vf2 v11, v9 ; CHECK-NEXT: vwmul.vv v8, v10, v11 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i16 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = sext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulu_vx_nxv1i64_nxv1i16( %va, i16 %b) { ; CHECK-LABEL: vwmulu_vx_nxv1i64_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, mf4, ta, ma ; CHECK-NEXT: vwmulu.vx v9, v8, a0 ; CHECK-NEXT: vsetvli zero, zero, e64, m1, ta, ma ; CHECK-NEXT: vzext.vf2 v8, v9 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i16 0 %splat = shufflevector %head, poison, zeroinitializer %vc = zext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vx_nxv1i64_nxv1i16( %va, i16 %b) { ; CHECK-LABEL: vwmulsu_vx_nxv1i64_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, mf4, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, mf2, ta, ma ; CHECK-NEXT: vsext.vf2 v10, v8 ; CHECK-NEXT: vzext.vf2 v11, v9 ; CHECK-NEXT: vwmulsu.vv v8, v10, v11 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i16 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmul_vv_nxv2i64_nxv2i16( %va, %vb) { ; CHECK-LABEL: vwmul_vv_nxv2i64_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vsext.vf2 v10, v8 ; CHECK-NEXT: vsext.vf2 v11, v9 ; CHECK-NEXT: vwmul.vv v8, v10, v11 ; CHECK-NEXT: ret %vc = sext %va to %vd = sext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulu_vv_nxv2i64_nxv2i16( %va, %vb) { ; CHECK-LABEL: vwmulu_vv_nxv2i64_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; CHECK-NEXT: vwmulu.vv v10, v8, v9 ; CHECK-NEXT: vsetvli zero, zero, e64, m2, ta, ma ; CHECK-NEXT: vzext.vf2 v8, v10 ; CHECK-NEXT: ret %vc = zext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vv_nxv2i64_nxv2i16( %va, %vb) { ; CHECK-LABEL: vwmulsu_vv_nxv2i64_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vsext.vf2 v10, v8 ; CHECK-NEXT: vzext.vf2 v11, v9 ; CHECK-NEXT: vwmulsu.vv v8, v10, v11 ; CHECK-NEXT: ret %vc = sext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmul_vx_nxv2i64_nxv2i16( %va, i16 %b) { ; CHECK-LABEL: vwmul_vx_nxv2i64_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, mf2, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, m1, ta, ma ; CHECK-NEXT: vsext.vf2 v10, v8 ; CHECK-NEXT: vsext.vf2 v11, v9 ; CHECK-NEXT: vwmul.vv v8, v10, v11 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i16 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = sext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulu_vx_nxv2i64_nxv2i16( %va, i16 %b) { ; CHECK-LABEL: vwmulu_vx_nxv2i64_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, mf2, ta, ma ; CHECK-NEXT: vwmulu.vx v10, v8, a0 ; CHECK-NEXT: vsetvli zero, zero, e64, m2, ta, ma ; CHECK-NEXT: vzext.vf2 v8, v10 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i16 0 %splat = shufflevector %head, poison, zeroinitializer %vc = zext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vx_nxv2i64_nxv2i16( %va, i16 %b) { ; CHECK-LABEL: vwmulsu_vx_nxv2i64_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, mf2, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, m1, ta, ma ; CHECK-NEXT: vsext.vf2 v10, v8 ; CHECK-NEXT: vzext.vf2 v11, v9 ; CHECK-NEXT: vwmulsu.vv v8, v10, v11 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i16 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmul_vv_nxv4i64_nxv4i16( %va, %vb) { ; CHECK-LABEL: vwmul_vv_nxv4i64_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vsext.vf2 v12, v8 ; CHECK-NEXT: vsext.vf2 v14, v9 ; CHECK-NEXT: vwmul.vv v8, v12, v14 ; CHECK-NEXT: ret %vc = sext %va to %vd = sext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulu_vv_nxv4i64_nxv4i16( %va, %vb) { ; CHECK-LABEL: vwmulu_vv_nxv4i64_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; CHECK-NEXT: vwmulu.vv v12, v8, v9 ; CHECK-NEXT: vsetvli zero, zero, e64, m4, ta, ma ; CHECK-NEXT: vzext.vf2 v8, v12 ; CHECK-NEXT: ret %vc = zext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vv_nxv4i64_nxv4i16( %va, %vb) { ; CHECK-LABEL: vwmulsu_vv_nxv4i64_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vsext.vf2 v12, v8 ; CHECK-NEXT: vzext.vf2 v14, v9 ; CHECK-NEXT: vwmulsu.vv v8, v12, v14 ; CHECK-NEXT: ret %vc = sext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmul_vx_nxv4i64_nxv4i16( %va, i16 %b) { ; CHECK-LABEL: vwmul_vx_nxv4i64_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m1, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, m2, ta, ma ; CHECK-NEXT: vsext.vf2 v12, v8 ; CHECK-NEXT: vsext.vf2 v14, v9 ; CHECK-NEXT: vwmul.vv v8, v12, v14 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i16 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = sext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulu_vx_nxv4i64_nxv4i16( %va, i16 %b) { ; CHECK-LABEL: vwmulu_vx_nxv4i64_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m1, ta, ma ; CHECK-NEXT: vwmulu.vx v12, v8, a0 ; CHECK-NEXT: vsetvli zero, zero, e64, m4, ta, ma ; CHECK-NEXT: vzext.vf2 v8, v12 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i16 0 %splat = shufflevector %head, poison, zeroinitializer %vc = zext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vx_nxv4i64_nxv4i16( %va, i16 %b) { ; CHECK-LABEL: vwmulsu_vx_nxv4i64_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m1, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, m2, ta, ma ; CHECK-NEXT: vsext.vf2 v12, v8 ; CHECK-NEXT: vzext.vf2 v14, v9 ; CHECK-NEXT: vwmulsu.vv v8, v12, v14 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i16 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmul_vv_nxv8i64_nxv8i16( %va, %vb) { ; CHECK-LABEL: vwmul_vv_nxv8i64_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vsext.vf2 v16, v8 ; CHECK-NEXT: vsext.vf2 v20, v10 ; CHECK-NEXT: vwmul.vv v8, v16, v20 ; CHECK-NEXT: ret %vc = sext %va to %vd = sext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulu_vv_nxv8i64_nxv8i16( %va, %vb) { ; CHECK-LABEL: vwmulu_vv_nxv8i64_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; CHECK-NEXT: vwmulu.vv v16, v8, v10 ; CHECK-NEXT: vsetvli zero, zero, e64, m8, ta, ma ; CHECK-NEXT: vzext.vf2 v8, v16 ; CHECK-NEXT: ret %vc = zext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vv_nxv8i64_nxv8i16( %va, %vb) { ; CHECK-LABEL: vwmulsu_vv_nxv8i64_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vsext.vf2 v16, v8 ; CHECK-NEXT: vzext.vf2 v20, v10 ; CHECK-NEXT: vwmulsu.vv v8, v16, v20 ; CHECK-NEXT: ret %vc = sext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmul_vx_nxv8i64_nxv8i16( %va, i16 %b) { ; CHECK-LABEL: vwmul_vx_nxv8i64_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m2, ta, ma ; CHECK-NEXT: vmv.v.x v10, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, m4, ta, ma ; CHECK-NEXT: vsext.vf2 v16, v8 ; CHECK-NEXT: vsext.vf2 v20, v10 ; CHECK-NEXT: vwmul.vv v8, v16, v20 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i16 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = sext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulu_vx_nxv8i64_nxv8i16( %va, i16 %b) { ; CHECK-LABEL: vwmulu_vx_nxv8i64_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m2, ta, ma ; CHECK-NEXT: vwmulu.vx v16, v8, a0 ; CHECK-NEXT: vsetvli zero, zero, e64, m8, ta, ma ; CHECK-NEXT: vzext.vf2 v8, v16 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i16 0 %splat = shufflevector %head, poison, zeroinitializer %vc = zext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vx_nxv8i64_nxv8i16( %va, i16 %b) { ; CHECK-LABEL: vwmulsu_vx_nxv8i64_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e16, m2, ta, ma ; CHECK-NEXT: vmv.v.x v10, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, m4, ta, ma ; CHECK-NEXT: vsext.vf2 v16, v8 ; CHECK-NEXT: vzext.vf2 v20, v10 ; CHECK-NEXT: vwmulsu.vv v8, v16, v20 ; CHECK-NEXT: ret %head = insertelement poison, i16 %b, i16 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmul_vv_nxv1i64_nxv1i8( %va, %vb) { ; CHECK-LABEL: vwmul_vv_nxv1i64_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vsext.vf4 v10, v8 ; CHECK-NEXT: vsext.vf4 v11, v9 ; CHECK-NEXT: vwmul.vv v8, v10, v11 ; CHECK-NEXT: ret %vc = sext %va to %vd = sext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulu_vv_nxv1i64_nxv1i8( %va, %vb) { ; CHECK-LABEL: vwmulu_vv_nxv1i64_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf8, ta, ma ; CHECK-NEXT: vwmulu.vv v10, v8, v9 ; CHECK-NEXT: vsetvli zero, zero, e64, m1, ta, ma ; CHECK-NEXT: vzext.vf4 v8, v10 ; CHECK-NEXT: ret %vc = zext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vv_nxv1i64_nxv1i8( %va, %vb) { ; CHECK-LABEL: vwmulsu_vv_nxv1i64_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vsext.vf4 v10, v8 ; CHECK-NEXT: vzext.vf4 v11, v9 ; CHECK-NEXT: vwmulsu.vv v8, v10, v11 ; CHECK-NEXT: ret %vc = sext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmul_vx_nxv1i64_nxv1i8( %va, i8 %b) { ; CHECK-LABEL: vwmul_vx_nxv1i64_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf8, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, mf2, ta, ma ; CHECK-NEXT: vsext.vf4 v10, v8 ; CHECK-NEXT: vsext.vf4 v11, v9 ; CHECK-NEXT: vwmul.vv v8, v10, v11 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i8 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = sext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulu_vx_nxv1i64_nxv1i8( %va, i8 %b) { ; CHECK-LABEL: vwmulu_vx_nxv1i64_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf8, ta, ma ; CHECK-NEXT: vwmulu.vx v9, v8, a0 ; CHECK-NEXT: vsetvli zero, zero, e64, m1, ta, ma ; CHECK-NEXT: vzext.vf4 v8, v9 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i8 0 %splat = shufflevector %head, poison, zeroinitializer %vc = zext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vx_nxv1i64_nxv1i8( %va, i8 %b) { ; CHECK-LABEL: vwmulsu_vx_nxv1i64_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf8, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, mf2, ta, ma ; CHECK-NEXT: vsext.vf4 v10, v8 ; CHECK-NEXT: vzext.vf4 v11, v9 ; CHECK-NEXT: vwmulsu.vv v8, v10, v11 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i8 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmul_vv_nxv2i64_nxv2i8( %va, %vb) { ; CHECK-LABEL: vwmul_vv_nxv2i64_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vsext.vf4 v10, v8 ; CHECK-NEXT: vsext.vf4 v11, v9 ; CHECK-NEXT: vwmul.vv v8, v10, v11 ; CHECK-NEXT: ret %vc = sext %va to %vd = sext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulu_vv_nxv2i64_nxv2i8( %va, %vb) { ; CHECK-LABEL: vwmulu_vv_nxv2i64_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf4, ta, ma ; CHECK-NEXT: vwmulu.vv v10, v8, v9 ; CHECK-NEXT: vsetvli zero, zero, e64, m2, ta, ma ; CHECK-NEXT: vzext.vf4 v8, v10 ; CHECK-NEXT: ret %vc = zext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vv_nxv2i64_nxv2i8( %va, %vb) { ; CHECK-LABEL: vwmulsu_vv_nxv2i64_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vsext.vf4 v10, v8 ; CHECK-NEXT: vzext.vf4 v11, v9 ; CHECK-NEXT: vwmulsu.vv v8, v10, v11 ; CHECK-NEXT: ret %vc = sext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmul_vx_nxv2i64_nxv2i8( %va, i8 %b) { ; CHECK-LABEL: vwmul_vx_nxv2i64_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf4, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, m1, ta, ma ; CHECK-NEXT: vsext.vf4 v10, v8 ; CHECK-NEXT: vsext.vf4 v11, v9 ; CHECK-NEXT: vwmul.vv v8, v10, v11 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i8 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = sext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulu_vx_nxv2i64_nxv2i8( %va, i8 %b) { ; CHECK-LABEL: vwmulu_vx_nxv2i64_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf4, ta, ma ; CHECK-NEXT: vwmulu.vx v10, v8, a0 ; CHECK-NEXT: vsetvli zero, zero, e64, m2, ta, ma ; CHECK-NEXT: vzext.vf4 v8, v10 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i8 0 %splat = shufflevector %head, poison, zeroinitializer %vc = zext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vx_nxv2i64_nxv2i8( %va, i8 %b) { ; CHECK-LABEL: vwmulsu_vx_nxv2i64_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf4, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, m1, ta, ma ; CHECK-NEXT: vsext.vf4 v10, v8 ; CHECK-NEXT: vzext.vf4 v11, v9 ; CHECK-NEXT: vwmulsu.vv v8, v10, v11 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i8 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmul_vv_nxv4i64_nxv4i8( %va, %vb) { ; CHECK-LABEL: vwmul_vv_nxv4i64_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vsext.vf4 v12, v8 ; CHECK-NEXT: vsext.vf4 v14, v9 ; CHECK-NEXT: vwmul.vv v8, v12, v14 ; CHECK-NEXT: ret %vc = sext %va to %vd = sext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulu_vv_nxv4i64_nxv4i8( %va, %vb) { ; CHECK-LABEL: vwmulu_vv_nxv4i64_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf2, ta, ma ; CHECK-NEXT: vwmulu.vv v12, v8, v9 ; CHECK-NEXT: vsetvli zero, zero, e64, m4, ta, ma ; CHECK-NEXT: vzext.vf4 v8, v12 ; CHECK-NEXT: ret %vc = zext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vv_nxv4i64_nxv4i8( %va, %vb) { ; CHECK-LABEL: vwmulsu_vv_nxv4i64_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vsext.vf4 v12, v8 ; CHECK-NEXT: vzext.vf4 v14, v9 ; CHECK-NEXT: vwmulsu.vv v8, v12, v14 ; CHECK-NEXT: ret %vc = sext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmul_vx_nxv4i64_nxv4i8( %va, i8 %b) { ; CHECK-LABEL: vwmul_vx_nxv4i64_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf2, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, m2, ta, ma ; CHECK-NEXT: vsext.vf4 v12, v8 ; CHECK-NEXT: vsext.vf4 v14, v9 ; CHECK-NEXT: vwmul.vv v8, v12, v14 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i8 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = sext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulu_vx_nxv4i64_nxv4i8( %va, i8 %b) { ; CHECK-LABEL: vwmulu_vx_nxv4i64_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf2, ta, ma ; CHECK-NEXT: vwmulu.vx v12, v8, a0 ; CHECK-NEXT: vsetvli zero, zero, e64, m4, ta, ma ; CHECK-NEXT: vzext.vf4 v8, v12 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i8 0 %splat = shufflevector %head, poison, zeroinitializer %vc = zext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vx_nxv4i64_nxv4i8( %va, i8 %b) { ; CHECK-LABEL: vwmulsu_vx_nxv4i64_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, mf2, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, m2, ta, ma ; CHECK-NEXT: vsext.vf4 v12, v8 ; CHECK-NEXT: vzext.vf4 v14, v9 ; CHECK-NEXT: vwmulsu.vv v8, v12, v14 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i8 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmul_vv_nxv8i64_nxv8i8( %va, %vb) { ; CHECK-LABEL: vwmul_vv_nxv8i64_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vsext.vf4 v16, v8 ; CHECK-NEXT: vsext.vf4 v20, v9 ; CHECK-NEXT: vwmul.vv v8, v16, v20 ; CHECK-NEXT: ret %vc = sext %va to %vd = sext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulu_vv_nxv8i64_nxv8i8( %va, %vb) { ; CHECK-LABEL: vwmulu_vv_nxv8i64_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m1, ta, ma ; CHECK-NEXT: vwmulu.vv v16, v8, v9 ; CHECK-NEXT: vsetvli zero, zero, e64, m8, ta, ma ; CHECK-NEXT: vzext.vf4 v8, v16 ; CHECK-NEXT: ret %vc = zext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vv_nxv8i64_nxv8i8( %va, %vb) { ; CHECK-LABEL: vwmulsu_vv_nxv8i64_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vsext.vf4 v16, v8 ; CHECK-NEXT: vzext.vf4 v20, v9 ; CHECK-NEXT: vwmulsu.vv v8, v16, v20 ; CHECK-NEXT: ret %vc = sext %va to %vd = zext %vb to %ve = mul %vc, %vd ret %ve } define @vwmul_vx_nxv8i64_nxv8i8( %va, i8 %b) { ; CHECK-LABEL: vwmul_vx_nxv8i64_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, m1, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, m4, ta, ma ; CHECK-NEXT: vsext.vf4 v16, v8 ; CHECK-NEXT: vsext.vf4 v20, v9 ; CHECK-NEXT: vwmul.vv v8, v16, v20 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i8 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = sext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulu_vx_nxv8i64_nxv8i8( %va, i8 %b) { ; CHECK-LABEL: vwmulu_vx_nxv8i64_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, m1, ta, ma ; CHECK-NEXT: vwmulu.vx v16, v8, a0 ; CHECK-NEXT: vsetvli zero, zero, e64, m8, ta, ma ; CHECK-NEXT: vzext.vf4 v8, v16 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i8 0 %splat = shufflevector %head, poison, zeroinitializer %vc = zext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve } define @vwmulsu_vx_nxv8i64_nxv8i8( %va, i8 %b) { ; CHECK-LABEL: vwmulsu_vx_nxv8i64_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e8, m1, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vsetvli zero, zero, e32, m4, ta, ma ; CHECK-NEXT: vsext.vf4 v16, v8 ; CHECK-NEXT: vzext.vf4 v20, v9 ; CHECK-NEXT: vwmulsu.vv v8, v16, v20 ; CHECK-NEXT: ret %head = insertelement poison, i8 %b, i8 0 %splat = shufflevector %head, poison, zeroinitializer %vc = sext %va to %vd = zext %splat to %ve = mul %vc, %vd ret %ve }