; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+m,+d,+zfh,+zvfh,+v -target-abi=ilp32d \ ; RUN: -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK,RV32,CHECK-ZVFH ; RUN: llc -mtriple=riscv64 -mattr=+m,+d,+zfh,+zvfh,+v -target-abi=lp64d \ ; RUN: -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK,RV64,CHECK-ZVFH ; RUN: llc -mtriple=riscv32 -mattr=+m,+d,+zfh,+zvfhmin,+v -target-abi=ilp32d \ ; RUN: -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK,RV32,CHECK-ZVFHMIN ; RUN: llc -mtriple=riscv64 -mattr=+m,+d,+zfh,+zvfhmin,+v -target-abi=lp64d \ ; RUN: -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK,RV64,CHECK-ZVFHMIN define @vfmerge_vv_nxv1f16( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv1f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv1f16( %va, half %b, %cond) { ; CHECK-ZVFH-LABEL: vfmerge_fv_nxv1f16: ; CHECK-ZVFH: # %bb.0: ; CHECK-ZVFH-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; CHECK-ZVFH-NEXT: vfmerge.vfm v8, v8, fa0, v0 ; CHECK-ZVFH-NEXT: ret ; ; CHECK-ZVFHMIN-LABEL: vfmerge_fv_nxv1f16: ; CHECK-ZVFHMIN: # %bb.0: ; CHECK-ZVFHMIN-NEXT: fmv.x.h a0, fa0 ; CHECK-ZVFHMIN-NEXT: vsetvli a1, zero, e16, mf4, ta, ma ; CHECK-ZVFHMIN-NEXT: vmv.v.x v9, a0 ; CHECK-ZVFHMIN-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-ZVFHMIN-NEXT: ret %head = insertelement poison, half %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv2f16( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv2f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv2f16( %va, half %b, %cond) { ; CHECK-ZVFH-LABEL: vfmerge_fv_nxv2f16: ; CHECK-ZVFH: # %bb.0: ; CHECK-ZVFH-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; CHECK-ZVFH-NEXT: vfmerge.vfm v8, v8, fa0, v0 ; CHECK-ZVFH-NEXT: ret ; ; CHECK-ZVFHMIN-LABEL: vfmerge_fv_nxv2f16: ; CHECK-ZVFHMIN: # %bb.0: ; CHECK-ZVFHMIN-NEXT: fmv.x.h a0, fa0 ; CHECK-ZVFHMIN-NEXT: vsetvli a1, zero, e16, mf2, ta, ma ; CHECK-ZVFHMIN-NEXT: vmv.v.x v9, a0 ; CHECK-ZVFHMIN-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-ZVFHMIN-NEXT: ret %head = insertelement poison, half %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv4f16( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv4f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv4f16( %va, half %b, %cond) { ; CHECK-ZVFH-LABEL: vfmerge_fv_nxv4f16: ; CHECK-ZVFH: # %bb.0: ; CHECK-ZVFH-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; CHECK-ZVFH-NEXT: vfmerge.vfm v8, v8, fa0, v0 ; CHECK-ZVFH-NEXT: ret ; ; CHECK-ZVFHMIN-LABEL: vfmerge_fv_nxv4f16: ; CHECK-ZVFHMIN: # %bb.0: ; CHECK-ZVFHMIN-NEXT: fmv.x.h a0, fa0 ; CHECK-ZVFHMIN-NEXT: vsetvli a1, zero, e16, m1, ta, ma ; CHECK-ZVFHMIN-NEXT: vmv.v.x v9, a0 ; CHECK-ZVFHMIN-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-ZVFHMIN-NEXT: ret %head = insertelement poison, half %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv8f16( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv8f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v10, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv8f16( %va, half %b, %cond) { ; CHECK-ZVFH-LABEL: vfmerge_fv_nxv8f16: ; CHECK-ZVFH: # %bb.0: ; CHECK-ZVFH-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; CHECK-ZVFH-NEXT: vfmerge.vfm v8, v8, fa0, v0 ; CHECK-ZVFH-NEXT: ret ; ; CHECK-ZVFHMIN-LABEL: vfmerge_fv_nxv8f16: ; CHECK-ZVFHMIN: # %bb.0: ; CHECK-ZVFHMIN-NEXT: fmv.x.h a0, fa0 ; CHECK-ZVFHMIN-NEXT: vsetvli a1, zero, e16, m2, ta, ma ; CHECK-ZVFHMIN-NEXT: vmv.v.x v10, a0 ; CHECK-ZVFHMIN-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-ZVFHMIN-NEXT: ret %head = insertelement poison, half %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_zv_nxv8f16( %va, %cond) { ; CHECK-ZVFH-LABEL: vfmerge_zv_nxv8f16: ; CHECK-ZVFH: # %bb.0: ; CHECK-ZVFH-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; CHECK-ZVFH-NEXT: vmerge.vim v8, v8, 0, v0 ; CHECK-ZVFH-NEXT: ret ; ; CHECK-ZVFHMIN-LABEL: vfmerge_zv_nxv8f16: ; CHECK-ZVFHMIN: # %bb.0: ; CHECK-ZVFHMIN-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; CHECK-ZVFHMIN-NEXT: vmv.v.i v10, 0 ; CHECK-ZVFHMIN-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-ZVFHMIN-NEXT: ret %vc = select %cond, splat (half zeroinitializer), %va ret %vc } define @vfmerge_nzv_nxv8f16( %va, %cond) { ; CHECK-ZVFH-LABEL: vfmerge_nzv_nxv8f16: ; CHECK-ZVFH: # %bb.0: ; CHECK-ZVFH-NEXT: lui a0, 1048568 ; CHECK-ZVFH-NEXT: vsetvli a1, zero, e16, m2, ta, ma ; CHECK-ZVFH-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-ZVFH-NEXT: ret ; ; CHECK-ZVFHMIN-LABEL: vfmerge_nzv_nxv8f16: ; CHECK-ZVFHMIN: # %bb.0: ; CHECK-ZVFHMIN-NEXT: lui a0, 1048568 ; CHECK-ZVFHMIN-NEXT: vsetvli a1, zero, e16, m2, ta, ma ; CHECK-ZVFHMIN-NEXT: vmv.v.x v10, a0 ; CHECK-ZVFHMIN-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-ZVFHMIN-NEXT: ret %vc = select %cond, splat (half -0.0), %va ret %vc } define @vmerge_truelhs_nxv8f16_0( %va, %vb) { ; CHECK-LABEL: vmerge_truelhs_nxv8f16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: ret %vc = select splat (i1 1), %va, %vb ret %vc } define @vmerge_falselhs_nxv8f16_0( %va, %vb) { ; CHECK-LABEL: vmerge_falselhs_nxv8f16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetivli zero, 1, e8, m1, ta, ma ; CHECK-NEXT: vmv2r.v v8, v10 ; CHECK-NEXT: ret %vc = select zeroinitializer, %va, %vb ret %vc } define @vfmerge_vv_nxv16f16( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv16f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v12, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv16f16( %va, half %b, %cond) { ; CHECK-ZVFH-LABEL: vfmerge_fv_nxv16f16: ; CHECK-ZVFH: # %bb.0: ; CHECK-ZVFH-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; CHECK-ZVFH-NEXT: vfmerge.vfm v8, v8, fa0, v0 ; CHECK-ZVFH-NEXT: ret ; ; CHECK-ZVFHMIN-LABEL: vfmerge_fv_nxv16f16: ; CHECK-ZVFHMIN: # %bb.0: ; CHECK-ZVFHMIN-NEXT: fmv.x.h a0, fa0 ; CHECK-ZVFHMIN-NEXT: vsetvli a1, zero, e16, m4, ta, ma ; CHECK-ZVFHMIN-NEXT: vmv.v.x v12, a0 ; CHECK-ZVFHMIN-NEXT: vmerge.vvm v8, v8, v12, v0 ; CHECK-ZVFHMIN-NEXT: ret %head = insertelement poison, half %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv32f16( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv32f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m8, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v16, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv32f16( %va, half %b, %cond) { ; CHECK-ZVFH-LABEL: vfmerge_fv_nxv32f16: ; CHECK-ZVFH: # %bb.0: ; CHECK-ZVFH-NEXT: vsetvli a0, zero, e16, m8, ta, ma ; CHECK-ZVFH-NEXT: vfmerge.vfm v8, v8, fa0, v0 ; CHECK-ZVFH-NEXT: ret ; ; CHECK-ZVFHMIN-LABEL: vfmerge_fv_nxv32f16: ; CHECK-ZVFHMIN: # %bb.0: ; CHECK-ZVFHMIN-NEXT: fmv.x.h a0, fa0 ; CHECK-ZVFHMIN-NEXT: vsetvli a1, zero, e16, m8, ta, ma ; CHECK-ZVFHMIN-NEXT: vmv.v.x v16, a0 ; CHECK-ZVFHMIN-NEXT: vmerge.vvm v8, v8, v16, v0 ; CHECK-ZVFHMIN-NEXT: ret %head = insertelement poison, half %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv1f32( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv1f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv1f32( %va, float %b, %cond) { ; CHECK-LABEL: vfmerge_fv_nxv1f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vfmerge.vfm v8, v8, fa0, v0 ; CHECK-NEXT: ret %head = insertelement poison, float %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv2f32( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv2f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv2f32( %va, float %b, %cond) { ; CHECK-LABEL: vfmerge_fv_nxv2f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vfmerge.vfm v8, v8, fa0, v0 ; CHECK-NEXT: ret %head = insertelement poison, float %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv4f32( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv4f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v10, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv4f32( %va, float %b, %cond) { ; CHECK-LABEL: vfmerge_fv_nxv4f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vfmerge.vfm v8, v8, fa0, v0 ; CHECK-NEXT: ret %head = insertelement poison, float %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv8f32( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv8f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v12, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv8f32( %va, float %b, %cond) { ; CHECK-LABEL: vfmerge_fv_nxv8f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vfmerge.vfm v8, v8, fa0, v0 ; CHECK-NEXT: ret %head = insertelement poison, float %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_zv_nxv8f32( %va, %cond) { ; CHECK-LABEL: vfmerge_zv_nxv8f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vmerge.vim v8, v8, 0, v0 ; CHECK-NEXT: ret %vc = select %cond, splat (float zeroinitializer), %va ret %vc } define @vfmerge_nzv_nxv8f32( %va, %cond) { ; CHECK-LABEL: vfmerge_nzv_nxv8f32: ; CHECK: # %bb.0: ; CHECK-NEXT: lui a0, 524288 ; CHECK-NEXT: vsetvli a1, zero, e32, m4, ta, ma ; CHECK-NEXT: vmerge.vxm v8, v8, a0, v0 ; CHECK-NEXT: ret %vc = select %cond, splat (float -0.0), %va ret %vc } define @vfmerge_vv_nxv16f32( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv16f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m8, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v16, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv16f32( %va, float %b, %cond) { ; CHECK-LABEL: vfmerge_fv_nxv16f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m8, ta, ma ; CHECK-NEXT: vfmerge.vfm v8, v8, fa0, v0 ; CHECK-NEXT: ret %head = insertelement poison, float %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv1f64( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv1f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m1, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv1f64( %va, double %b, %cond) { ; CHECK-LABEL: vfmerge_fv_nxv1f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m1, ta, ma ; CHECK-NEXT: vfmerge.vfm v8, v8, fa0, v0 ; CHECK-NEXT: ret %head = insertelement poison, double %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv2f64( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv2f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m2, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v10, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv2f64( %va, double %b, %cond) { ; CHECK-LABEL: vfmerge_fv_nxv2f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m2, ta, ma ; CHECK-NEXT: vfmerge.vfm v8, v8, fa0, v0 ; CHECK-NEXT: ret %head = insertelement poison, double %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv4f64( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv4f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m4, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v12, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv4f64( %va, double %b, %cond) { ; CHECK-LABEL: vfmerge_fv_nxv4f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m4, ta, ma ; CHECK-NEXT: vfmerge.vfm v8, v8, fa0, v0 ; CHECK-NEXT: ret %head = insertelement poison, double %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv8f64( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv8f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m8, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v16, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv8f64( %va, double %b, %cond) { ; CHECK-LABEL: vfmerge_fv_nxv8f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m8, ta, ma ; CHECK-NEXT: vfmerge.vfm v8, v8, fa0, v0 ; CHECK-NEXT: ret %head = insertelement poison, double %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_zv_nxv8f64( %va, %cond) { ; CHECK-LABEL: vfmerge_zv_nxv8f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m8, ta, ma ; CHECK-NEXT: vmerge.vim v8, v8, 0, v0 ; CHECK-NEXT: ret %vc = select %cond, splat (double zeroinitializer), %va ret %vc } define @vfmerge_nzv_nxv8f64( %va, %cond) { ; RV32-LABEL: vfmerge_nzv_nxv8f64: ; RV32: # %bb.0: ; RV32-NEXT: fcvt.d.w fa5, zero ; RV32-NEXT: fneg.d fa5, fa5 ; RV32-NEXT: vsetvli a0, zero, e64, m8, ta, ma ; RV32-NEXT: vfmerge.vfm v8, v8, fa5, v0 ; RV32-NEXT: ret ; ; RV64-LABEL: vfmerge_nzv_nxv8f64: ; RV64: # %bb.0: ; RV64-NEXT: li a0, -1 ; RV64-NEXT: slli a0, a0, 63 ; RV64-NEXT: vsetvli a1, zero, e64, m8, ta, ma ; RV64-NEXT: vmerge.vxm v8, v8, a0, v0 ; RV64-NEXT: ret %vc = select %cond, splat (double -0.0), %va ret %vc } define @vselect_combine_regression( %va, %vb) { ; CHECK-LABEL: vselect_combine_regression: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a1, zero, e64, m8, ta, mu ; CHECK-NEXT: vmv8r.v v24, v16 ; CHECK-NEXT: vmseq.vi v0, v8, 0 ; CHECK-NEXT: vmv.v.i v16, 0 ; CHECK-NEXT: vmv.v.i v8, 0 ; CHECK-NEXT: vle64.v v8, (a0), v0.t ; CHECK-NEXT: vmseq.vi v0, v24, 0 ; CHECK-NEXT: csrr a1, vlenb ; CHECK-NEXT: slli a1, a1, 3 ; CHECK-NEXT: add a0, a0, a1 ; CHECK-NEXT: vle64.v v16, (a0), v0.t ; CHECK-NEXT: ret %cond = icmp eq %va, zeroinitializer %sel = select %cond, %vb, zeroinitializer ret %sel } define void @vselect_legalize_regression( %a, %ma, %mb, ptr %out) { ; CHECK-LABEL: vselect_legalize_regression: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a2, zero, e8, m2, ta, ma ; CHECK-NEXT: vlm.v v7, (a0) ; CHECK-NEXT: csrr a0, vlenb ; CHECK-NEXT: vsetvli a2, zero, e64, m8, ta, ma ; CHECK-NEXT: vmv.v.i v24, 0 ; CHECK-NEXT: srli a2, a0, 3 ; CHECK-NEXT: slli a0, a0, 3 ; CHECK-NEXT: vsetvli a3, zero, e8, m2, ta, ma ; CHECK-NEXT: vmand.mm v7, v0, v7 ; CHECK-NEXT: vsetvli a3, zero, e8, mf4, ta, ma ; CHECK-NEXT: vslidedown.vx v0, v7, a2 ; CHECK-NEXT: add a0, a1, a0 ; CHECK-NEXT: vsetvli a2, zero, e64, m8, ta, ma ; CHECK-NEXT: vmerge.vvm v16, v24, v16, v0 ; CHECK-NEXT: vmv1r.v v0, v7 ; CHECK-NEXT: vmerge.vvm v8, v24, v8, v0 ; CHECK-NEXT: vs8r.v v8, (a1) ; CHECK-NEXT: vs8r.v v16, (a0) ; CHECK-NEXT: ret %cond = and %ma, %mb %sel = select %cond, %a, zeroinitializer store %sel, ptr %out ret void }