; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=riscv32 -mattr=+m,+d,+v,+zfbfmin,+zvfbfmin -target-abi=ilp32d \ ; RUN: -verify-machineinstrs < %s | FileCheck %s ; RUN: llc -mtriple=riscv64 -mattr=+m,+d,+v,+zfbfmin,+zvfbfmin -target-abi=lp64d \ ; RUN: -verify-machineinstrs < %s | FileCheck %s ; RUN: llc -mtriple=riscv32 -mattr=+m,+d,+v,+zvfh,+zfbfmin,+zvfbfmin -target-abi=ilp32d \ ; RUN: -verify-machineinstrs < %s | FileCheck %s ; RUN: llc -mtriple=riscv64 -mattr=+m,+d,+v,+zvfh,+zfbfmin,+zvfbfmin -target-abi=lp64d \ ; RUN: -verify-machineinstrs < %s | FileCheck %s define @vfmerge_vv_nxv1bf16( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv1bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv1bf16( %va, bfloat %b, %cond) { ; CHECK-LABEL: vfmerge_fv_nxv1bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: fmv.x.h a0, fa0 ; CHECK-NEXT: vsetvli a1, zero, e16, mf4, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %head = insertelement poison, bfloat %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv2bf16( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv2bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv2bf16( %va, bfloat %b, %cond) { ; CHECK-LABEL: vfmerge_fv_nxv2bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: fmv.x.h a0, fa0 ; CHECK-NEXT: vsetvli a1, zero, e16, mf2, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %head = insertelement poison, bfloat %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv4bf16( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv4bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v9, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv4bf16( %va, bfloat %b, %cond) { ; CHECK-LABEL: vfmerge_fv_nxv4bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: fmv.x.h a0, fa0 ; CHECK-NEXT: vsetvli a1, zero, e16, m1, ta, ma ; CHECK-NEXT: vmv.v.x v9, a0 ; CHECK-NEXT: vmerge.vvm v8, v8, v9, v0 ; CHECK-NEXT: ret %head = insertelement poison, bfloat %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv8bf16( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv8bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v10, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv8bf16( %va, bfloat %b, %cond) { ; CHECK-LABEL: vfmerge_fv_nxv8bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: fmv.x.h a0, fa0 ; CHECK-NEXT: vsetvli a1, zero, e16, m2, ta, ma ; CHECK-NEXT: vmv.v.x v10, a0 ; CHECK-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-NEXT: ret %head = insertelement poison, bfloat %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_zv_nxv8bf16( %va, %cond) { ; CHECK-LABEL: vfmerge_zv_nxv8bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; CHECK-NEXT: vmv.v.i v10, 0 ; CHECK-NEXT: vmerge.vvm v8, v8, v10, v0 ; CHECK-NEXT: ret %vc = select %cond, splat (bfloat zeroinitializer), %va ret %vc } define @vmerge_truelhs_nxv8bf16_0( %va, %vb) { ; CHECK-LABEL: vmerge_truelhs_nxv8bf16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: ret %vc = select splat (i1 1), %va, %vb ret %vc } define @vmerge_falselhs_nxv8bf16_0( %va, %vb) { ; CHECK-LABEL: vmerge_falselhs_nxv8bf16_0: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetivli zero, 1, e8, m1, ta, ma ; CHECK-NEXT: vmv2r.v v8, v10 ; CHECK-NEXT: ret %vc = select zeroinitializer, %va, %vb ret %vc } define @vfmerge_vv_nxv16bf16( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv16bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v12, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv16bf16( %va, bfloat %b, %cond) { ; CHECK-LABEL: vfmerge_fv_nxv16bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: fmv.x.h a0, fa0 ; CHECK-NEXT: vsetvli a1, zero, e16, m4, ta, ma ; CHECK-NEXT: vmv.v.x v12, a0 ; CHECK-NEXT: vmerge.vvm v8, v8, v12, v0 ; CHECK-NEXT: ret %head = insertelement poison, bfloat %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc } define @vfmerge_vv_nxv32bf16( %va, %vb, %cond) { ; CHECK-LABEL: vfmerge_vv_nxv32bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m8, ta, ma ; CHECK-NEXT: vmerge.vvm v8, v16, v8, v0 ; CHECK-NEXT: ret %vc = select %cond, %va, %vb ret %vc } define @vfmerge_fv_nxv32bf16( %va, bfloat %b, %cond) { ; CHECK-LABEL: vfmerge_fv_nxv32bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: fmv.x.h a0, fa0 ; CHECK-NEXT: vsetvli a1, zero, e16, m8, ta, ma ; CHECK-NEXT: vmv.v.x v16, a0 ; CHECK-NEXT: vmerge.vvm v8, v8, v16, v0 ; CHECK-NEXT: ret %head = insertelement poison, bfloat %b, i32 0 %splat = shufflevector %head, poison, zeroinitializer %vc = select %cond, %splat, %va ret %vc }