; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 4 ; RUN: llc -verify-machineinstrs -mtriple=riscv32 -mattr=+m,+v,+f,+d,+zvfh,+zvfbfmin < %s | FileCheck %s ; RUN: llc -verify-machineinstrs -mtriple=riscv64 -mattr=+m,+v,+f,+d,+zvfh,+zvfbfmin < %s | FileCheck %s ; RUN: llc -verify-machineinstrs -mtriple=riscv32 -mattr=+m,+v,+f,+d,+zvfhmin,+zvfbfmin < %s | FileCheck %s ; RUN: llc -verify-machineinstrs -mtriple=riscv64 -mattr=+m,+v,+f,+d,+zvfhmin,+zvfbfmin < %s | FileCheck %s ; Vector compress for i8 type define @vector_compress_nxv1i8( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf8, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv1r.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1i8( %data, %mask, poison) ret %ret } define @vector_compress_nxv1i8_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1i8_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf8, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1i8( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv2i8( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf4, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv1r.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2i8( %data, %mask, poison) ret %ret } define @vector_compress_nxv2i8_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2i8_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf4, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2i8( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv4i8( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf2, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv1r.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4i8( %data, %mask, poison) ret %ret } define @vector_compress_nxv4i8_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4i8_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, mf2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4i8( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv8i8( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m1, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8i8( %data, %mask, poison) ret %ret } define @vector_compress_nxv8i8_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8i8_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m1, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8i8( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv16i8( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv16i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m2, ta, ma ; CHECK-NEXT: vcompress.vm v10, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv16i8( %data, %mask, poison) ret %ret } define @vector_compress_nxv16i8_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv16i8_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v10, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv16i8( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv32i8( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv32i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m4, ta, ma ; CHECK-NEXT: vcompress.vm v12, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv32i8( %data, %mask, poison) ret %ret } define @vector_compress_nxv32i8_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv32i8_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m4, tu, ma ; CHECK-NEXT: vcompress.vm v8, v12, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv32i8( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv64i8( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv64i8: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m8, ta, ma ; CHECK-NEXT: vcompress.vm v16, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv64i8( %data, %mask, poison) ret %ret } define @vector_compress_nxv64i8_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv64i8_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e8, m8, tu, ma ; CHECK-NEXT: vcompress.vm v8, v16, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv64i8( %data, %mask, %passthru) ret %ret } ; Vector compress for i16 type define @vector_compress_nxv1i16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv1r.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1i16( %data, %mask, poison) ret %ret } define @vector_compress_nxv1i16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1i16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf4, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1i16( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv2i16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv1r.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2i16( %data, %mask, poison) ret %ret } define @vector_compress_nxv2i16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2i16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2i16( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv4i16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4i16( %data, %mask, poison) ret %ret } define @vector_compress_nxv4i16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4i16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m1, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4i16( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv8i16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; CHECK-NEXT: vcompress.vm v10, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8i16( %data, %mask, poison) ret %ret } define @vector_compress_nxv8i16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8i16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v10, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8i16( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv16i16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv16i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; CHECK-NEXT: vcompress.vm v12, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv16i16( %data, %mask, poison) ret %ret } define @vector_compress_nxv16i16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv16i16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m4, tu, ma ; CHECK-NEXT: vcompress.vm v8, v12, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv16i16( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv32i16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv32i16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m8, ta, ma ; CHECK-NEXT: vcompress.vm v16, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv32i16( %data, %mask, poison) ret %ret } define @vector_compress_nxv32i16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv32i16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m8, tu, ma ; CHECK-NEXT: vcompress.vm v8, v16, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv32i16( %data, %mask, %passthru) ret %ret } ; Vector compress for i32 type define @vector_compress_nxv1i32( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv1r.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1i32( %data, %mask, poison) ret %ret } define @vector_compress_nxv1i32_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1i32_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1i32( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv2i32( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2i32( %data, %mask, poison) ret %ret } define @vector_compress_nxv2i32_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2i32_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2i32( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv4i32( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vcompress.vm v10, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4i32( %data, %mask, poison) ret %ret } define @vector_compress_nxv4i32_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4i32_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v10, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4i32( %data, %mask, %passthru) ret %ret } define @test_compress_nvx8f64_knownbits( %vec, %mask, %passthru) nounwind { ; CHECK-LABEL: test_compress_nvx8f64_knownbits: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vzext.vf2 v12, v8 ; CHECK-NEXT: vand.vi v8, v10, 3 ; CHECK-NEXT: vsetvli zero, zero, e32, m2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v12, v0 ; CHECK-NEXT: ret %xvec = zext %vec to %xpassthru = and %passthru, splat (i32 3) %out = call @llvm.experimental.vector.compress( %xvec, %mask, %xpassthru) %res = and %out, splat (i32 65535) ret %res } define @test_compress_nv8xf64_numsignbits( %vec, %mask, %passthru) nounwind { ; CHECK-LABEL: test_compress_nv8xf64_numsignbits: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vsext.vf2 v12, v8 ; CHECK-NEXT: vand.vi v8, v10, 3 ; CHECK-NEXT: vsetvli zero, zero, e32, m2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v12, v0 ; CHECK-NEXT: ret %xvec = sext %vec to %xpassthru = and %passthru, splat (i32 3) %out = call @llvm.experimental.vector.compress( %xvec, %mask, %xpassthru) %shl = shl %out, splat (i32 16) %res = ashr %shl, splat (i32 16) ret %res } define @vector_compress_nxv8i32( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vcompress.vm v12, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8i32( %data, %mask, poison) ret %ret } define @vector_compress_nxv8i32_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8i32_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, tu, ma ; CHECK-NEXT: vcompress.vm v8, v12, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8i32( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv16i32( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv16i32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m8, ta, ma ; CHECK-NEXT: vcompress.vm v16, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv16i32( %data, %mask, poison) ret %ret } define @vector_compress_nxv16i32_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv16i32_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m8, tu, ma ; CHECK-NEXT: vcompress.vm v8, v16, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv16i32( %data, %mask, %passthru) ret %ret } ; Vector compress for i64 type define @vector_compress_nxv1i64( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m1, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1i64( %data, %mask, poison) ret %ret } define @vector_compress_nxv1i64_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1i64_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m1, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1i64( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv2i64( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m2, ta, ma ; CHECK-NEXT: vcompress.vm v10, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2i64( %data, %mask, poison) ret %ret } define @vector_compress_nxv2i64_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2i64_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v10, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2i64( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv4i64( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m4, ta, ma ; CHECK-NEXT: vcompress.vm v12, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4i64( %data, %mask, poison) ret %ret } define @vector_compress_nxv4i64_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4i64_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m4, tu, ma ; CHECK-NEXT: vcompress.vm v8, v12, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4i64( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv8i64( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8i64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m8, ta, ma ; CHECK-NEXT: vcompress.vm v16, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8i64( %data, %mask, poison) ret %ret } define @vector_compress_nxv8i64_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8i64_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m8, tu, ma ; CHECK-NEXT: vcompress.vm v8, v16, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8i64( %data, %mask, %passthru) ret %ret } ; Vector compress for bf16 type define @vector_compress_nxv1bf16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv1r.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1bf16( %data, %mask, poison) ret %ret } define @vector_compress_nxv1bf16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1bf16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf4, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1bf16( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv2bf16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv1r.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2bf16( %data, %mask, poison) ret %ret } define @vector_compress_nxv2bf16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2bf16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2bf16( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv4bf16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4bf16( %data, %mask, poison) ret %ret } define @vector_compress_nxv4bf16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4bf16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m1, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4bf16( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv8bf16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; CHECK-NEXT: vcompress.vm v10, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8bf16( %data, %mask, poison) ret %ret } define @vector_compress_nxv8bf16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8bf16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v10, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8bf16( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv16bf16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv16bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; CHECK-NEXT: vcompress.vm v12, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv16bf16( %data, %mask, poison) ret %ret } define @vector_compress_nxv16bf16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv16bf16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m4, tu, ma ; CHECK-NEXT: vcompress.vm v8, v12, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv16bf16( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv32bf16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv32bf16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m8, ta, ma ; CHECK-NEXT: vcompress.vm v16, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv32bf16( %data, %mask, poison) ret %ret } define @vector_compress_nxv32bf16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv32bf16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m8, tu, ma ; CHECK-NEXT: vcompress.vm v8, v16, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv32bf16( %data, %mask, %passthru) ret %ret } ; Vector compress for f16 type define @vector_compress_nxv1f16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf4, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv1r.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1f16( %data, %mask, poison) ret %ret } define @vector_compress_nxv1f16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1f16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf4, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1f16( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv2f16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf2, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv1r.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2f16( %data, %mask, poison) ret %ret } define @vector_compress_nxv2f16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2f16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, mf2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2f16( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv4f16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m1, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4f16( %data, %mask, poison) ret %ret } define @vector_compress_nxv4f16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4f16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m1, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4f16( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv8f16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m2, ta, ma ; CHECK-NEXT: vcompress.vm v10, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8f16( %data, %mask, poison) ret %ret } define @vector_compress_nxv8f16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8f16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v10, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8f16( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv16f16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv16f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m4, ta, ma ; CHECK-NEXT: vcompress.vm v12, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv16f16( %data, %mask, poison) ret %ret } define @vector_compress_nxv16f16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv16f16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m4, tu, ma ; CHECK-NEXT: vcompress.vm v8, v12, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv16f16( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv32f16( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv32f16: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m8, ta, ma ; CHECK-NEXT: vcompress.vm v16, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv32f16( %data, %mask, poison) ret %ret } define @vector_compress_nxv32f16_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv32f16_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e16, m8, tu, ma ; CHECK-NEXT: vcompress.vm v8, v16, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv32f16( %data, %mask, %passthru) ret %ret } ; Vector compress for f32 type define @vector_compress_nxv1f32( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv1r.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1f32( %data, %mask, poison) ret %ret } define @vector_compress_nxv1f32_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1f32_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, mf2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1f32( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv2f32( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2f32( %data, %mask, poison) ret %ret } define @vector_compress_nxv2f32_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2f32_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m1, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2f32( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv4f32( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, ta, ma ; CHECK-NEXT: vcompress.vm v10, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4f32( %data, %mask, poison) ret %ret } define @vector_compress_nxv4f32_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4f32_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v10, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4f32( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv8f32( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, ta, ma ; CHECK-NEXT: vcompress.vm v12, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8f32( %data, %mask, poison) ret %ret } define @vector_compress_nxv8f32_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8f32_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m4, tu, ma ; CHECK-NEXT: vcompress.vm v8, v12, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8f32( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv16f32( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv16f32: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m8, ta, ma ; CHECK-NEXT: vcompress.vm v16, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv16f32( %data, %mask, poison) ret %ret } define @vector_compress_nxv16f32_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv16f32_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e32, m8, tu, ma ; CHECK-NEXT: vcompress.vm v8, v16, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv16f32( %data, %mask, %passthru) ret %ret } ; Vector compress for f64 type define @vector_compress_nxv1f64( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m1, ta, ma ; CHECK-NEXT: vcompress.vm v9, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v9 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1f64( %data, %mask, poison) ret %ret } define @vector_compress_nxv1f64_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv1f64_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m1, tu, ma ; CHECK-NEXT: vcompress.vm v8, v9, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv1f64( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv2f64( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m2, ta, ma ; CHECK-NEXT: vcompress.vm v10, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v10 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2f64( %data, %mask, poison) ret %ret } define @vector_compress_nxv2f64_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv2f64_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m2, tu, ma ; CHECK-NEXT: vcompress.vm v8, v10, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv2f64( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv4f64( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m4, ta, ma ; CHECK-NEXT: vcompress.vm v12, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v12 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4f64( %data, %mask, poison) ret %ret } define @vector_compress_nxv4f64_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv4f64_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m4, tu, ma ; CHECK-NEXT: vcompress.vm v8, v12, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv4f64( %data, %mask, %passthru) ret %ret } define @vector_compress_nxv8f64( %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8f64: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m8, ta, ma ; CHECK-NEXT: vcompress.vm v16, v8, v0 ; CHECK-NEXT: vmv.v.v v8, v16 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8f64( %data, %mask, poison) ret %ret } define @vector_compress_nxv8f64_passthru( %passthru, %data, %mask) { ; CHECK-LABEL: vector_compress_nxv8f64_passthru: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetvli a0, zero, e64, m8, tu, ma ; CHECK-NEXT: vcompress.vm v8, v16, v0 ; CHECK-NEXT: ret %ret = call @llvm.experimental.vector.compress.nxv8f64( %data, %mask, %passthru) ret %ret }