; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 2 ; RUN: llc -mtriple=riscv32 -mattr=+m,+v -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK ; RUN: llc -mtriple=riscv64 -mattr=+m,+v -verify-machineinstrs < %s | FileCheck %s --check-prefixes=CHECK define <8 x i8> @v8i8_from_v16xi8_low(<16 x i8> %a) nounwind { ; CHECK-LABEL: v8i8_from_v16xi8_low: ; CHECK: # %bb.0: ; CHECK-NEXT: ret %ret = shufflevector <16 x i8> %a, <16 x i8> poison, <8 x i32> ret <8 x i8> %ret } define <8 x i8> @v8i8_from_v16xi8_high(<16 x i8> %a) nounwind { ; CHECK-LABEL: v8i8_from_v16xi8_high: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetivli zero, 8, e8, m1, ta, ma ; CHECK-NEXT: vslidedown.vi v8, v8, 8 ; CHECK-NEXT: ret %ret = shufflevector <16 x i8> %a, <16 x i8> poison, <8 x i32> ret <8 x i8> %ret } define <8 x i8> @v8i8_from_v16xi8_mid(<16 x i8> %a) nounwind { ; CHECK-LABEL: v8i8_from_v16xi8_mid: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetivli zero, 16, e8, m1, ta, ma ; CHECK-NEXT: vslidedown.vi v8, v8, 5 ; CHECK-NEXT: ret %ret = shufflevector <16 x i8> %a, <16 x i8> poison, <8 x i32> ret <8 x i8> %ret } define <4 x i8> @v4i8_from_v16xi8_high(<16 x i8> %a) nounwind { ; CHECK-LABEL: v4i8_from_v16xi8_high: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetivli zero, 4, e8, m1, ta, ma ; CHECK-NEXT: vslidedown.vi v8, v8, 8 ; CHECK-NEXT: ret %ret = shufflevector <16 x i8> %a, <16 x i8> poison, <4 x i32> ret <4 x i8> %ret } define <4 x i16> @v4i16_from_v8i16_high(<8 x i16> %a) nounwind { ; CHECK-LABEL: v4i16_from_v8i16_high: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetivli zero, 4, e16, m1, ta, ma ; CHECK-NEXT: vslidedown.vi v8, v8, 4 ; CHECK-NEXT: ret %ret = shufflevector <8 x i16> %a, <8 x i16> poison, <4 x i32> ret <4 x i16> %ret } define <8 x i32> @v8i32_from_v16xi32_high(<16 x i32> %a) nounwind { ; CHECK-LABEL: v8i32_from_v16xi32_high: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetivli zero, 8, e32, m4, ta, ma ; CHECK-NEXT: vslidedown.vi v8, v8, 8 ; CHECK-NEXT: ret %ret = shufflevector <16 x i32> %a, <16 x i32> poison, <8 x i32> ret <8 x i32> %ret } define <8 x i64> @v8i64_from_v16xi64_high(<16 x i64> %a) nounwind { ; CHECK-LABEL: v8i64_from_v16xi64_high: ; CHECK: # %bb.0: ; CHECK-NEXT: vsetivli zero, 8, e64, m8, ta, ma ; CHECK-NEXT: vslidedown.vi v8, v8, 8 ; CHECK-NEXT: ret %ret = shufflevector <16 x i64> %a, <16 x i64> poison, <8 x i32> ret <8 x i64> %ret }