; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py UTC_ARGS: --version 6 ; RUN: llc -verify-machineinstrs -O3 -mcpu=pwr9 -mtriple=powerpc64le-unknown-linux-gnu \ ; RUN: -ppc-asm-full-reg-names --ppc-vsr-nums-as-vr < %s | FileCheck %s ; RUN: llc -verify-machineinstrs -O3 -mcpu=pwr9 -mtriple=powerpc64-ibm-aix \ ; RUN: -ppc-asm-full-reg-names --ppc-vsr-nums-as-vr < %s | FileCheck %s ; RUN: llc -verify-machineinstrs -O3 -mcpu=pwr9 -mtriple=powerpc-ibm-aix \ ; RUN: -ppc-asm-full-reg-names --ppc-vsr-nums-as-vr < %s | FileCheck %s ; Currently the generated code uses `vspltisw` to generate vector of 1s followed by add operation. ; This pattern is expected to be optimized in a future patch by using `xxleqv` to generate vector of -1s ; followed by subtraction operation. define dso_local noundef <4 x i32> @test1(<4 x i32> %a) { ; CHECK-LABEL: test1: ; CHECK: # %bb.0: # %entry ; CHECK-NEXT: vspltisw v3, 1 ; CHECK-NEXT: vadduwm v2, v2, v3 ; CHECK-NEXT: blr entry: %add = add <4 x i32> %a, splat (i32 1) ret <4 x i32> %add }