aboutsummaryrefslogtreecommitdiff
path: root/ChangeLog
diff options
context:
space:
mode:
authorFlorian Weimer <fweimer@redhat.com>2019-10-09 09:06:00 +0200
committerFlorian Weimer <fweimer@redhat.com>2019-10-09 09:06:00 +0200
commit6a7041a2345c8dbc0312251b5f536cca03c6a0a0 (patch)
tree14e48aefddce4bee0412c2a9b9cf9e3ef0e9b441 /ChangeLog
parent52151051b39293dac9fc3181cfd6240d7ce86ca1 (diff)
downloadglibc-6a7041a2345c8dbc0312251b5f536cca03c6a0a0.zip
glibc-6a7041a2345c8dbc0312251b5f536cca03c6a0a0.tar.gz
glibc-6a7041a2345c8dbc0312251b5f536cca03c6a0a0.tar.bz2
ChangeLog: Remove leading spaces before tabs and trailing whitespace
Diffstat (limited to 'ChangeLog')
-rw-r--r--ChangeLog50
1 files changed, 25 insertions, 25 deletions
diff --git a/ChangeLog b/ChangeLog
index 057da78..5732696 100644
--- a/ChangeLog
+++ b/ChangeLog
@@ -553,7 +553,7 @@
CFLAGS-tst-sigcontext-get_pc.c.
2019-09-24 Alistair Francis <alistair.francis@wdc.com>
-
+
* inet/net-internal.h: Fix uninitalised clntudp_call() variable.
2019-09-24 Andreas Schwab <schwab@suse.de>
@@ -1156,42 +1156,42 @@
2019-08-28 Paul A. Clarke <pc@us.ibm.com>
- * sysdeps/powerpc/fpu/fenv_libc.h (fegetenv_status_ISA300): Delete.
- (fegetenv_status): Generate 'mffsl' unconditionally.
+ * sysdeps/powerpc/fpu/fenv_libc.h (fegetenv_status_ISA300): Delete.
+ (fegetenv_status): Generate 'mffsl' unconditionally.
2019-08-28 Paul A. Clarke <pc@us.ibm.com>
- * sysdeps/powerpc/fpu/fesetenv.c (__fesetenv): Utilize lightweight
- FPSCR read.
- (_FPU_MASK_ALL): Delete.
+ * sysdeps/powerpc/fpu/fesetenv.c (__fesetenv): Utilize lightweight
+ FPSCR read.
+ (_FPU_MASK_ALL): Delete.
2019-08-28 Paul A. Clarke <pc@us.ibm.com>
- * sysdeps/powerpc/fpu/fenv_private.h (libc_feholdsetround_ppc_ctx):
- Utilize lightweight FPSCR read if possible, set fewer FPSCR bits
- if possible.
- (libc_feresetround_ppc): Replace call to __libc_femergeenv_ppc
- with simpler required steps, set fewer FPSCR bits if possible.
+ * sysdeps/powerpc/fpu/fenv_private.h (libc_feholdsetround_ppc_ctx):
+ Utilize lightweight FPSCR read if possible, set fewer FPSCR bits
+ if possible.
+ (libc_feresetround_ppc): Replace call to __libc_femergeenv_ppc
+ with simpler required steps, set fewer FPSCR bits if possible.
2019-08-28 Paul A. Clarke <pc@us.ibm.com>
- * sysdeps/powerpc/fpu/fenv_libc.h (fesetenv_mode): New.
- (FPSCR_FPRF_MASK): New. (FPSCR_STATUS_MASK): New.
- * sysdeps/powerpc/fpu/feenablxcpt.c (feenableexcept): Use lighter-
- weight access to FPSCR; remove unnecessary second FPSCR read and
- validate.
- * sysdeps/powerpc/fpu/fedisblxcpt.c (fedisableexcept): Likewise.
- * sysdeps/powerpc/fpu/fesetmode.c (fesetmode): Use lighter-weight
- access to FPSCR; Use macros in fenv_libc.h in favor of local.
+ * sysdeps/powerpc/fpu/fenv_libc.h (fesetenv_mode): New.
+ (FPSCR_FPRF_MASK): New. (FPSCR_STATUS_MASK): New.
+ * sysdeps/powerpc/fpu/feenablxcpt.c (feenableexcept): Use lighter-
+ weight access to FPSCR; remove unnecessary second FPSCR read and
+ validate.
+ * sysdeps/powerpc/fpu/fedisblxcpt.c (fedisableexcept): Likewise.
+ * sysdeps/powerpc/fpu/fesetmode.c (fesetmode): Use lighter-weight
+ access to FPSCR; Use macros in fenv_libc.h in favor of local.
2019-08-28 Paul A. Clarke <pc@us.ibm.com>
- * sysdeps/powerpc/fpu/fenv_libc.h: Define FPSCR bitmasks.
- (fenv_reg_to_exceptions): Replace bitwise operations with mask-shift.
- (fenv_exceptions_to_reg): New.
- * sysdeps/powerpc/fpu/fedisblxcpt.c (fedisableexcept): Replace bitwise
- operation with call to fenv_exceptions_to_reg().
- * sysdeps/powerpc/fpu/feenablxcpt.c (feenableexcept): Likewise.
+ * sysdeps/powerpc/fpu/fenv_libc.h: Define FPSCR bitmasks.
+ (fenv_reg_to_exceptions): Replace bitwise operations with mask-shift.
+ (fenv_exceptions_to_reg): New.
+ * sysdeps/powerpc/fpu/fedisblxcpt.c (fedisableexcept): Replace bitwise
+ operation with call to fenv_exceptions_to_reg().
+ * sysdeps/powerpc/fpu/feenablxcpt.c (feenableexcept): Likewise.
2019-08-28 Florian Weimer <fweimer@redhat.com>