1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002
3003
3004
3005
3006
3007
3008
3009
3010
3011
3012
3013
3014
3015
3016
3017
3018
3019
3020
3021
3022
3023
3024
3025
3026
3027
3028
3029
3030
3031
3032
3033
3034
3035
3036
3037
3038
3039
3040
3041
3042
3043
|
/* tc-tic4x.c -- Assemble for the Texas Instruments TMS320C[34]x.
Copyright (C) 1997,1998, 2002, 2003, 2005, 2006, 2007, 2008
Free Software Foundation. Inc.
Contributed by Michael P. Hayes (m.hayes@elec.canterbury.ac.nz)
This file is part of GAS, the GNU Assembler.
GAS is free software; you can redistribute it and/or modify
it under the terms of the GNU General Public License as published by
the Free Software Foundation; either version 3, or (at your option)
any later version.
GAS is distributed in the hope that it will be useful,
but WITHOUT ANY WARRANTY; without even the implied warranty of
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
GNU General Public License for more details.
You should have received a copy of the GNU General Public License
along with GAS; see the file COPYING. If not, write to
the Free Software Foundation, 51 Franklin Street - Fifth Floor,
Boston, MA 02110-1301, USA. */
/*
TODOs:
------
o .align cannot handle fill-data-width larger than 0xFF/8-bits. It
should be possible to define a 32-bits pattern.
o .align fills all section with NOP's when used regardless if has
been used in .text or .data. (However the .align is primarily
intended used in .text sections. If you require something else,
use .align <size>,0x00)
o .align: Implement a 'bu' insn if the number of nop's exceeds 4
within the align frag. if(fragsize>4words) insert bu fragend+1
first.
o .usect if has symbol on previous line not implemented
o .sym, .eos, .stag, .etag, .member not implemented
o Evaluation of constant floating point expressions (expr.c needs
work!)
o Support 'abc' constants (that is 0x616263)
*/
#include "safe-ctype.h"
#include "as.h"
#include "opcode/tic4x.h"
#include "subsegs.h"
#include "obstack.h"
/* OK, we accept a syntax similar to the other well known C30
assembly tools. With TIC4X_ALT_SYNTAX defined we are more
flexible, allowing a more Unix-like syntax: `%' in front of
register names, `#' in front of immediate constants, and
not requiring `@' in front of direct addresses. */
#define TIC4X_ALT_SYNTAX
/* Equal to MAX_PRECISION in atof-ieee.c. */
#define MAX_LITTLENUMS 6 /* (12 bytes) */
/* Handle of the inst mnemonic hash table. */
static struct hash_control *tic4x_op_hash = NULL;
/* Handle asg pseudo. */
static struct hash_control *tic4x_asg_hash = NULL;
static unsigned int tic4x_cpu = 0; /* Default to TMS320C40. */
static unsigned int tic4x_revision = 0; /* CPU revision */
static unsigned int tic4x_idle2 = 0; /* Idle2 support */
static unsigned int tic4x_lowpower = 0; /* Lowpower support */
static unsigned int tic4x_enhanced = 0; /* Enhanced opcode support */
static unsigned int tic4x_big_model = 0; /* Default to small memory model. */
static unsigned int tic4x_reg_args = 0; /* Default to args passed on stack. */
static unsigned long tic4x_oplevel = 0; /* Opcode level */
#define OPTION_CPU 'm'
#define OPTION_BIG (OPTION_MD_BASE + 1)
#define OPTION_SMALL (OPTION_MD_BASE + 2)
#define OPTION_MEMPARM (OPTION_MD_BASE + 3)
#define OPTION_REGPARM (OPTION_MD_BASE + 4)
#define OPTION_IDLE2 (OPTION_MD_BASE + 5)
#define OPTION_LOWPOWER (OPTION_MD_BASE + 6)
#define OPTION_ENHANCED (OPTION_MD_BASE + 7)
#define OPTION_REV (OPTION_MD_BASE + 8)
CONST char *md_shortopts = "bm:prs";
struct option md_longopts[] =
{
{ "mcpu", required_argument, NULL, OPTION_CPU },
{ "mdsp", required_argument, NULL, OPTION_CPU },
{ "mbig", no_argument, NULL, OPTION_BIG },
{ "msmall", no_argument, NULL, OPTION_SMALL },
{ "mmemparm", no_argument, NULL, OPTION_MEMPARM },
{ "mregparm", no_argument, NULL, OPTION_REGPARM },
{ "midle2", no_argument, NULL, OPTION_IDLE2 },
{ "mlowpower", no_argument, NULL, OPTION_LOWPOWER },
{ "menhanced", no_argument, NULL, OPTION_ENHANCED },
{ "mrev", required_argument, NULL, OPTION_REV },
{ NULL, no_argument, NULL, 0 }
};
size_t md_longopts_size = sizeof (md_longopts);
typedef enum
{
M_UNKNOWN, M_IMMED, M_DIRECT, M_REGISTER, M_INDIRECT,
M_IMMED_F, M_PARALLEL, M_HI
}
tic4x_addr_mode_t;
typedef struct tic4x_operand
{
tic4x_addr_mode_t mode; /* Addressing mode. */
expressionS expr; /* Expression. */
int disp; /* Displacement for indirect addressing. */
int aregno; /* Aux. register number. */
LITTLENUM_TYPE fwords[MAX_LITTLENUMS]; /* Float immed. number. */
}
tic4x_operand_t;
typedef struct tic4x_insn
{
char name[TIC4X_NAME_MAX]; /* Mnemonic of instruction. */
unsigned int in_use; /* True if in_use. */
unsigned int parallel; /* True if parallel instruction. */
unsigned int nchars; /* This is always 4 for the C30. */
unsigned long opcode; /* Opcode number. */
expressionS exp; /* Expression required for relocation. */
int reloc; /* Relocation type required. */
int pcrel; /* True if relocation PC relative. */
char *pname; /* Name of instruction in parallel. */
unsigned int num_operands; /* Number of operands in total. */
tic4x_inst_t *inst; /* Pointer to first template. */
tic4x_operand_t operands[TIC4X_OPERANDS_MAX];
}
tic4x_insn_t;
static tic4x_insn_t the_insn; /* Info about our instruction. */
static tic4x_insn_t *insn = &the_insn;
static void tic4x_asg (int);
static void tic4x_bss (int);
static void tic4x_globl (int);
static void tic4x_cons (int);
static void tic4x_stringer (int);
static void tic4x_eval (int);
static void tic4x_newblock (int);
static void tic4x_sect (int);
static void tic4x_set (int);
static void tic4x_usect (int);
static void tic4x_version (int);
const pseudo_typeS
md_pseudo_table[] =
{
{"align", s_align_bytes, 32},
{"ascii", tic4x_stringer, 1},
{"asciz", tic4x_stringer, 0},
{"asg", tic4x_asg, 0},
{"block", s_space, 4},
{"byte", tic4x_cons, 1},
{"bss", tic4x_bss, 0},
{"copy", s_include, 0},
{"def", tic4x_globl, 0},
{"equ", tic4x_set, 0},
{"eval", tic4x_eval, 0},
{"global", tic4x_globl, 0},
{"globl", tic4x_globl, 0},
{"hword", tic4x_cons, 2},
{"ieee", float_cons, 'i'},
{"int", tic4x_cons, 4}, /* .int allocates 4 bytes. */
{"ldouble", float_cons, 'e'},
{"newblock", tic4x_newblock, 0},
{"ref", s_ignore, 0}, /* All undefined treated as external. */
{"set", tic4x_set, 0},
{"sect", tic4x_sect, 1}, /* Define named section. */
{"space", s_space, 4},
{"string", tic4x_stringer, 0},
{"usect", tic4x_usect, 0}, /* Reserve space in uninit. named sect. */
{"version", tic4x_version, 0},
{"word", tic4x_cons, 4}, /* .word allocates 4 bytes. */
{"xdef", tic4x_globl, 0},
{NULL, 0, 0},
};
int md_short_jump_size = 4;
int md_long_jump_size = 4;
/* This array holds the chars that always start a comment. If the
pre-processor is disabled, these aren't very useful. */
#ifdef TIC4X_ALT_SYNTAX
const char comment_chars[] = ";!";
#else
const char comment_chars[] = ";";
#endif
/* This array holds the chars that only start a comment at the beginning of
a line. If the line seems to have the form '# 123 filename'
.line and .file directives will appear in the pre-processed output.
Note that input_file.c hand checks for '#' at the beginning of the
first line of the input file. This is because the compiler outputs
#NO_APP at the beginning of its output.
Also note that comments like this one will always work. */
const char line_comment_chars[] = "#*";
/* We needed an unused char for line separation to work around the
lack of macros, using sed and such. */
const char line_separator_chars[] = "&";
/* Chars that can be used to separate mant from exp in floating point nums. */
const char EXP_CHARS[] = "eE";
/* Chars that mean this number is a floating point constant. */
/* As in 0f12.456 */
/* or 0d1.2345e12 */
const char FLT_CHARS[] = "fFilsS";
/* Also be aware that MAXIMUM_NUMBER_OF_CHARS_FOR_FLOAT may have to be
changed in read.c. Ideally it shouldn't have to know about it at
all, but nothing is ideal around here. */
/* Flonums returned here. */
extern FLONUM_TYPE generic_floating_point_number;
/* Precision in LittleNums. */
#define MAX_PRECISION (4) /* Its a bit overkill for us, but the code
requires it... */
#define S_PRECISION (1) /* Short float constants 16-bit. */
#define F_PRECISION (2) /* Float and double types 32-bit. */
#define E_PRECISION (4) /* Extended precision, 64-bit (real 40-bit). */
#define GUARD (2)
/* Turn generic_floating_point_number into a real short/float/double. */
static int
tic4x_gen_to_words (FLONUM_TYPE flonum, LITTLENUM_TYPE *words, int precision)
{
int return_value = 0;
LITTLENUM_TYPE *p; /* Littlenum pointer. */
int mantissa_bits; /* Bits in mantissa field. */
int exponent_bits; /* Bits in exponent field. */
int exponent;
unsigned int sone; /* Scaled one. */
unsigned int sfract; /* Scaled fraction. */
unsigned int smant; /* Scaled mantissa. */
unsigned int tmp;
unsigned int mover; /* Mantissa overflow bits */
unsigned int rbit; /* Round bit. */
int shift; /* Shift count. */
/* NOTE: Svein Seldal <Svein@dev.seldal.com>
The code in this function is altered slightly to support floats
with 31-bits mantissas, thus the documentation below may be a
little bit inaccurate.
By Michael P. Hayes <m.hayes@elec.canterbury.ac.nz>
Here is how a generic floating point number is stored using
flonums (an extension of bignums) where p is a pointer to an
array of LITTLENUMs.
For example 2e-3 is stored with exp = -4 and
bits[0] = 0x0000
bits[1] = 0x0000
bits[2] = 0x4fde
bits[3] = 0x978d
bits[4] = 0x126e
bits[5] = 0x0083
with low = &bits[2], high = &bits[5], and leader = &bits[5].
This number can be written as
0x0083126e978d4fde.00000000 * 65536**-4 or
0x0.0083126e978d4fde * 65536**0 or
0x0.83126e978d4fde * 2**-8 = 2e-3
Note that low points to the 65536**0 littlenum (bits[2]) and
leader points to the most significant non-zero littlenum
(bits[5]).
TMS320C3X floating point numbers are a bit of a strange beast.
The 32-bit flavour has the 8 MSBs representing the exponent in
twos complement format (-128 to +127). There is then a sign bit
followed by 23 bits of mantissa. The mantissa is expressed in
twos complement format with the binary point after the most
significant non sign bit. The bit after the binary point is
suppressed since it is the complement of the sign bit. The
effective mantissa is thus 24 bits. Zero is represented by an
exponent of -128.
The 16-bit flavour has the 4 MSBs representing the exponent in
twos complement format (-8 to +7). There is then a sign bit
followed by 11 bits of mantissa. The mantissa is expressed in
twos complement format with the binary point after the most
significant non sign bit. The bit after the binary point is
suppressed since it is the complement of the sign bit. The
effective mantissa is thus 12 bits. Zero is represented by an
exponent of -8. For example,
number norm mant m x e s i fraction f
+0.500 => 1.00000000000 -1 -1 0 1 .00000000000 (1 + 0) * 2^(-1)
+0.999 => 1.11111111111 -1 -1 0 1 .11111111111 (1 + 0.99) * 2^(-1)
+1.000 => 1.00000000000 0 0 0 1 .00000000000 (1 + 0) * 2^(0)
+1.500 => 1.10000000000 0 0 0 1 .10000000000 (1 + 0.5) * 2^(0)
+1.999 => 1.11111111111 0 0 0 1 .11111111111 (1 + 0.9) * 2^(0)
+2.000 => 1.00000000000 1 1 0 1 .00000000000 (1 + 0) * 2^(1)
+4.000 => 1.00000000000 2 2 0 1 .00000000000 (1 + 0) * 2^(2)
-0.500 => 1.00000000000 -1 -1 1 0 .10000000000 (-2 + 0) * 2^(-2)
-1.000 => 1.00000000000 0 -1 1 0 .00000000000 (-2 + 0) * 2^(-1)
-1.500 => 1.10000000000 0 0 1 0 .10000000000 (-2 + 0.5) * 2^(0)
-1.999 => 1.11111111111 0 0 1 0 .00000000001 (-2 + 0.11) * 2^(0)
-2.000 => 1.00000000000 1 1 1 0 .00000000000 (-2 + 0) * 2^(0)
-4.000 => 1.00000000000 2 1 1 0 .00000000000 (-2 + 0) * 2^(1)
where e is the exponent, s is the sign bit, i is the implied bit,
and f is the fraction stored in the mantissa field.
num = (1 + f) * 2^x = m * 2^e if s = 0
num = (-2 + f) * 2^x = -m * 2^e if s = 1
where 0 <= f < 1.0 and 1.0 <= m < 2.0
The fraction (f) and exponent (e) fields for the TMS320C3X format
can be derived from the normalised mantissa (m) and exponent (x) using:
f = m - 1, e = x if s = 0
f = 2 - m, e = x if s = 1 and m != 1.0
f = 0, e = x - 1 if s = 1 and m = 1.0
f = 0, e = -8 if m = 0
OK, the other issue we have to consider is rounding since the
mantissa has a much higher potential precision than what we can
represent. To do this we add half the smallest storable fraction.
We then have to renormalise the number to allow for overflow.
To convert a generic flonum into a TMS320C3X floating point
number, here's what we try to do....
The first thing is to generate a normalised mantissa (m) where
1.0 <= m < 2 and to convert the exponent from base 16 to base 2.
We desire the binary point to be placed after the most significant
non zero bit. This process is done in two steps: firstly, the
littlenum with the most significant non zero bit is located (this
is done for us since leader points to this littlenum) and the
binary point (which is currently after the LSB of the littlenum
pointed to by low) is moved to before the MSB of the littlenum
pointed to by leader. This requires the exponent to be adjusted
by leader - low + 1. In the earlier example, the new exponent is
thus -4 + (5 - 2 + 1) = 0 (base 65536). We now need to convert
the exponent to base 2 by multiplying the exponent by 16 (log2
65536). The exponent base 2 is thus also zero.
The second step is to hunt for the most significant non zero bit
in the leader littlenum. We do this by left shifting a copy of
the leader littlenum until bit 16 is set (0x10000) and counting
the number of shifts, S, required. The number of shifts then has to
be added to correct the exponent (base 2). For our example, this
will require 9 shifts and thus our normalised exponent (base 2) is
0 + 9 = 9. Note that the worst case scenario is when the leader
littlenum is 1, thus requiring 16 shifts.
We now have to left shift the other littlenums by the same amount,
propagating the shifted bits into the more significant littlenums.
To save a lot of unnecessary shifting we only have to consider
two or three littlenums, since the greatest number of mantissa
bits required is 24 + 1 rounding bit. While two littlenums
provide 32 bits of precision, the most significant littlenum
may only contain a single significant bit and thus an extra
littlenum is required.
Denoting the number of bits in the fraction field as F, we require
G = F + 2 bits (one extra bit is for rounding, the other gets
suppressed). Say we required S shifts to find the most
significant bit in the leader littlenum, the number of left shifts
required to move this bit into bit position G - 1 is L = G + S - 17.
Note that this shift count may be negative for the short floating
point flavour (where F = 11 and thus G = 13 and potentially S < 3).
If L > 0 we have to shunt the next littlenum into position. Bit
15 (the MSB) of the next littlenum needs to get moved into position
L - 1 (If L > 15 we need all the bits of this littlenum and
some more from the next one.). We subtract 16 from L and use this
as the left shift count; the resultant value we or with the
previous result. If L > 0, we repeat this operation. */
if (precision != S_PRECISION)
words[1] = 0x0000;
if (precision == E_PRECISION)
words[2] = words[3] = 0x0000;
/* 0.0e0 or NaN seen. */
if (flonum.low > flonum.leader /* = 0.0e0 */
|| flonum.sign == 0) /* = NaN */
{
if(flonum.sign == 0)
as_bad ("Nan, using zero.");
words[0] = 0x8000;
return return_value;
}
if (flonum.sign == 'P')
{
/* +INF: Replace with maximum float. */
if (precision == S_PRECISION)
words[0] = 0x77ff;
else
{
words[0] = 0x7f7f;
words[1] = 0xffff;
}
if (precision == E_PRECISION)
{
words[2] = 0x7fff;
words[3] = 0xffff;
}
return return_value;
}
else if (flonum.sign == 'N')
{
/* -INF: Replace with maximum float. */
if (precision == S_PRECISION)
words[0] = 0x7800;
else
words[0] = 0x7f80;
if (precision == E_PRECISION)
words[2] = 0x8000;
return return_value;
}
exponent = (flonum.exponent + flonum.leader - flonum.low + 1) * 16;
if (!(tmp = *flonum.leader))
abort (); /* Hmmm. */
shift = 0; /* Find position of first sig. bit. */
while (tmp >>= 1)
shift++;
exponent -= (16 - shift); /* Adjust exponent. */
if (precision == S_PRECISION) /* Allow 1 rounding bit. */
{
exponent_bits = 4;
mantissa_bits = 11;
}
else if(precision == F_PRECISION)
{
exponent_bits = 8;
mantissa_bits = 23;
}
else /* E_PRECISION */
{
exponent_bits = 8;
mantissa_bits = 31;
}
shift = mantissa_bits - shift;
smant = 0;
mover = 0;
rbit = 0;
/* Store the mantissa data into smant and the roundbit into rbit */
for (p = flonum.leader; p >= flonum.low && shift > -16; p--)
{
tmp = shift >= 0 ? *p << shift : *p >> -shift;
rbit = shift < 0 ? ((*p >> (-shift-1)) & 0x1) : 0;
smant |= tmp;
shift -= 16;
}
/* OK, we've got our scaled mantissa so let's round it up */
if(rbit)
{
/* If the mantissa is going to overflow when added, lets store
the extra bit in mover. -- A special case exists when
mantissa_bits is 31 (E_PRECISION). Then the first test cannot
be trusted, as result is host-dependent, thus the second
test. */
if( smant == ((unsigned)(1<<(mantissa_bits+1))-1)
|| smant == (unsigned)-1 ) /* This is to catch E_PRECISION cases */
mover=1;
smant++;
}
/* Get the scaled one value */
sone = (1 << (mantissa_bits));
/* The number may be unnormalised so renormalise it... */
if(mover)
{
smant >>= 1;
smant |= sone; /* Insert the bit from mover into smant */
exponent++;
}
/* The binary point is now between bit positions 11 and 10 or 23 and 22,
i.e., between mantissa_bits - 1 and mantissa_bits - 2 and the
bit at mantissa_bits - 1 should be set. */
if (!(sone&smant))
abort (); /* Ooops. */
if (flonum.sign == '+')
sfract = smant - sone; /* smant - 1.0. */
else
{
/* This seems to work. */
if (smant == sone)
{
exponent--;
sfract = 0;
}
else
{
sfract = -smant & (sone-1); /* 2.0 - smant. */
}
sfract |= sone; /* Insert sign bit. */
}
if (abs (exponent) >= (1 << (exponent_bits - 1)))
as_bad ("Cannot represent exponent in %d bits", exponent_bits);
/* Force exponent to fit in desired field width. */
exponent &= (1 << (exponent_bits)) - 1;
if (precision == E_PRECISION)
{
/* Map the float part first (100% equal format as F_PRECISION) */
words[0] = exponent << (mantissa_bits+1-24);
words[0] |= sfract >> 24;
words[1] = sfract >> 8;
/* Map the mantissa in the next */
words[2] = sfract >> 16;
words[3] = sfract & 0xffff;
}
else
{
/* Insert the exponent data into the word */
sfract |= exponent << (mantissa_bits+1);
if (precision == S_PRECISION)
words[0] = sfract;
else
{
words[0] = sfract >> 16;
words[1] = sfract & 0xffff;
}
}
return return_value;
}
/* Returns pointer past text consumed. */
static char *
tic4x_atof (char *str, char what_kind, LITTLENUM_TYPE *words)
{
/* Extra bits for zeroed low-order bits. The 1st MAX_PRECISION are
zeroed, the last contain flonum bits. */
static LITTLENUM_TYPE bits[MAX_PRECISION + MAX_PRECISION + GUARD];
char *return_value;
/* Number of 16-bit words in the format. */
int precision;
FLONUM_TYPE save_gen_flonum;
/* We have to save the generic_floating_point_number because it
contains storage allocation about the array of LITTLENUMs where
the value is actually stored. We will allocate our own array of
littlenums below, but have to restore the global one on exit. */
save_gen_flonum = generic_floating_point_number;
return_value = str;
generic_floating_point_number.low = bits + MAX_PRECISION;
generic_floating_point_number.high = NULL;
generic_floating_point_number.leader = NULL;
generic_floating_point_number.exponent = 0;
generic_floating_point_number.sign = '\0';
/* Use more LittleNums than seems necessary: the highest flonum may
have 15 leading 0 bits, so could be useless. */
memset (bits, '\0', sizeof (LITTLENUM_TYPE) * MAX_PRECISION);
switch (what_kind)
{
case 's':
case 'S':
precision = S_PRECISION;
break;
case 'd':
case 'D':
case 'f':
case 'F':
precision = F_PRECISION;
break;
case 'E':
case 'e':
precision = E_PRECISION;
break;
default:
as_bad ("Invalid floating point number");
return (NULL);
}
generic_floating_point_number.high
= generic_floating_point_number.low + precision - 1 + GUARD;
if (atof_generic (&return_value, ".", EXP_CHARS,
&generic_floating_point_number))
{
as_bad ("Invalid floating point number");
return (NULL);
}
tic4x_gen_to_words (generic_floating_point_number,
words, precision);
/* Restore the generic_floating_point_number's storage alloc (and
everything else). */
generic_floating_point_number = save_gen_flonum;
return return_value;
}
static void
tic4x_insert_reg (char *regname, int regnum)
{
char buf[32];
int i;
symbol_table_insert (symbol_new (regname, reg_section, (valueT) regnum,
&zero_address_frag));
for (i = 0; regname[i]; i++)
buf[i] = ISLOWER (regname[i]) ? TOUPPER (regname[i]) : regname[i];
buf[i] = '\0';
symbol_table_insert (symbol_new (buf, reg_section, (valueT) regnum,
&zero_address_frag));
}
static void
tic4x_insert_sym (char *symname, int value)
{
symbolS *symbolP;
symbolP = symbol_new (symname, absolute_section,
(valueT) value, &zero_address_frag);
SF_SET_LOCAL (symbolP);
symbol_table_insert (symbolP);
}
static char *
tic4x_expression (char *str, expressionS *exp)
{
char *s;
char *t;
t = input_line_pointer; /* Save line pointer. */
input_line_pointer = str;
expression (exp);
s = input_line_pointer;
input_line_pointer = t; /* Restore line pointer. */
return s; /* Return pointer to where parsing stopped. */
}
static char *
tic4x_expression_abs (char *str, offsetT *value)
{
char *s;
char *t;
t = input_line_pointer; /* Save line pointer. */
input_line_pointer = str;
*value = get_absolute_expression ();
s = input_line_pointer;
input_line_pointer = t; /* Restore line pointer. */
return s;
}
static void
tic4x_emit_char (char c, int b)
{
expressionS exp;
exp.X_op = O_constant;
exp.X_add_number = c;
emit_expr (&exp, b);
}
static void
tic4x_seg_alloc (char *name ATTRIBUTE_UNUSED,
segT seg ATTRIBUTE_UNUSED,
int size,
symbolS *symbolP)
{
/* Note that the size is in words
so we multiply it by 4 to get the number of bytes to allocate. */
/* If we have symbol: .usect ".fred", size etc.,
the symbol needs to point to the first location reserved
by the pseudo op. */
if (size)
{
char *p;
p = frag_var (rs_fill, 1, 1, (relax_substateT) 0,
(symbolS *) symbolP,
size * OCTETS_PER_BYTE, (char *) 0);
*p = 0;
}
}
/* .asg ["]character-string["], symbol */
static void
tic4x_asg (int x ATTRIBUTE_UNUSED)
{
char c;
char *name;
char *str;
char *tmp;
SKIP_WHITESPACE ();
str = input_line_pointer;
/* Skip string expression. */
while (*input_line_pointer != ',' && *input_line_pointer)
input_line_pointer++;
if (*input_line_pointer != ',')
{
as_bad ("Comma expected\n");
return;
}
*input_line_pointer++ = '\0';
name = input_line_pointer;
c = get_symbol_end (); /* Get terminator. */
tmp = xmalloc (strlen (str) + 1);
strcpy (tmp, str);
str = tmp;
tmp = xmalloc (strlen (name) + 1);
strcpy (tmp, name);
name = tmp;
if (hash_find (tic4x_asg_hash, name))
hash_replace (tic4x_asg_hash, name, (void *) str);
else
hash_insert (tic4x_asg_hash, name, (void *) str);
*input_line_pointer = c;
demand_empty_rest_of_line ();
}
/* .bss symbol, size */
static void
tic4x_bss (int x ATTRIBUTE_UNUSED)
{
char c;
char *name;
char *p;
offsetT size;
segT current_seg;
subsegT current_subseg;
symbolS *symbolP;
current_seg = now_seg; /* Save current seg. */
current_subseg = now_subseg; /* Save current subseg. */
SKIP_WHITESPACE ();
name = input_line_pointer;
c = get_symbol_end (); /* Get terminator. */
if (c != ',')
{
as_bad (".bss size argument missing\n");
return;
}
input_line_pointer =
tic4x_expression_abs (++input_line_pointer, &size);
if (size < 0)
{
as_bad (".bss size %ld < 0!", (long) size);
return;
}
subseg_set (bss_section, 0);
symbolP = symbol_find_or_make (name);
if (S_GET_SEGMENT (symbolP) == bss_section)
symbol_get_frag (symbolP)->fr_symbol = 0;
symbol_set_frag (symbolP, frag_now);
p = frag_var (rs_org, 1, 1, (relax_substateT) 0, symbolP,
size * OCTETS_PER_BYTE, (char *) 0);
*p = 0; /* Fill char. */
S_SET_SEGMENT (symbolP, bss_section);
/* The symbol may already have been created with a preceding
".globl" directive -- be careful not to step on storage class
in that case. Otherwise, set it to static. */
if (S_GET_STORAGE_CLASS (symbolP) != C_EXT)
S_SET_STORAGE_CLASS (symbolP, C_STAT);
subseg_set (current_seg, current_subseg); /* Restore current seg. */
demand_empty_rest_of_line ();
}
static void
tic4x_globl (int ignore ATTRIBUTE_UNUSED)
{
char *name;
int c;
symbolS *symbolP;
do
{
name = input_line_pointer;
c = get_symbol_end ();
symbolP = symbol_find_or_make (name);
*input_line_pointer = c;
SKIP_WHITESPACE ();
S_SET_STORAGE_CLASS (symbolP, C_EXT);
if (c == ',')
{
input_line_pointer++;
SKIP_WHITESPACE ();
if (*input_line_pointer == '\n')
c = '\n';
}
}
while (c == ',');
demand_empty_rest_of_line ();
}
/* Handle .byte, .word. .int, .long */
static void
tic4x_cons (int bytes)
{
register unsigned int c;
do
{
SKIP_WHITESPACE ();
if (*input_line_pointer == '"')
{
input_line_pointer++;
while (is_a_char (c = next_char_of_string ()))
tic4x_emit_char (c, 4);
know (input_line_pointer[-1] == '\"');
}
else
{
expressionS exp;
input_line_pointer = tic4x_expression (input_line_pointer, &exp);
if (exp.X_op == O_constant)
{
switch (bytes)
{
case 1:
exp.X_add_number &= 255;
break;
case 2:
exp.X_add_number &= 65535;
break;
}
}
/* Perhaps we should disallow .byte and .hword with
a non constant expression that will require relocation. */
emit_expr (&exp, 4);
}
}
while (*input_line_pointer++ == ',');
input_line_pointer--; /* Put terminator back into stream. */
demand_empty_rest_of_line ();
}
/* Handle .ascii, .asciz, .string */
static void
tic4x_stringer (int append_zero)
{
int bytes;
register unsigned int c;
bytes = 0;
do
{
SKIP_WHITESPACE ();
if (*input_line_pointer == '"')
{
input_line_pointer++;
while (is_a_char (c = next_char_of_string ()))
{
tic4x_emit_char (c, 1);
bytes++;
}
if (append_zero)
{
tic4x_emit_char (c, 1);
bytes++;
}
know (input_line_pointer[-1] == '\"');
}
else
{
expressionS exp;
input_line_pointer = tic4x_expression (input_line_pointer, &exp);
if (exp.X_op != O_constant)
{
as_bad("Non-constant symbols not allowed\n");
return;
}
exp.X_add_number &= 255; /* Limit numeber to 8-bit */
emit_expr (&exp, 1);
bytes++;
}
}
while (*input_line_pointer++ == ',');
/* Fill out the rest of the expression with 0's to fill up a full word */
if ( bytes&0x3 )
tic4x_emit_char (0, 4-(bytes&0x3));
input_line_pointer--; /* Put terminator back into stream. */
demand_empty_rest_of_line ();
}
/* .eval expression, symbol */
static void
tic4x_eval (int x ATTRIBUTE_UNUSED)
{
char c;
offsetT value;
char *name;
SKIP_WHITESPACE ();
input_line_pointer =
tic4x_expression_abs (input_line_pointer, &value);
if (*input_line_pointer++ != ',')
{
as_bad ("Symbol missing\n");
return;
}
name = input_line_pointer;
c = get_symbol_end (); /* Get terminator. */
demand_empty_rest_of_line ();
tic4x_insert_sym (name, value);
}
/* Reset local labels. */
static void
tic4x_newblock (int x ATTRIBUTE_UNUSED)
{
dollar_label_clear ();
}
/* .sect "section-name" [, value] */
/* .sect ["]section-name[:subsection-name]["] [, value] */
static void
tic4x_sect (int x ATTRIBUTE_UNUSED)
{
char c;
char *section_name;
char *subsection_name;
char *name;
segT seg;
offsetT num;
SKIP_WHITESPACE ();
if (*input_line_pointer == '"')
input_line_pointer++;
section_name = input_line_pointer;
c = get_symbol_end (); /* Get terminator. */
input_line_pointer++; /* Skip null symbol terminator. */
name = xmalloc (input_line_pointer - section_name + 1);
strcpy (name, section_name);
/* TI C from version 5.0 allows a section name to contain a
subsection name as well. The subsection name is separated by a
':' from the section name. Currently we scan the subsection
name and discard it.
Volker Kuhlmann <v.kuhlmann@elec.canterbury.ac.nz>. */
if (c == ':')
{
subsection_name = input_line_pointer;
c = get_symbol_end (); /* Get terminator. */
input_line_pointer++; /* Skip null symbol terminator. */
as_warn (".sect: subsection name ignored");
}
/* We might still have a '"' to discard, but the character after a
symbol name will be overwritten with a \0 by get_symbol_end()
[VK]. */
if (c == ',')
input_line_pointer =
tic4x_expression_abs (input_line_pointer, &num);
else if (*input_line_pointer == ',')
{
input_line_pointer =
tic4x_expression_abs (++input_line_pointer, &num);
}
else
num = 0;
seg = subseg_new (name, num);
if (line_label != NULL)
{
S_SET_SEGMENT (line_label, seg);
symbol_set_frag (line_label, frag_now);
}
if (bfd_get_section_flags (stdoutput, seg) == SEC_NO_FLAGS)
{
if (!bfd_set_section_flags (stdoutput, seg, SEC_DATA))
as_warn ("Error setting flags for \"%s\": %s", name,
bfd_errmsg (bfd_get_error ()));
}
/* If the last character overwritten by get_symbol_end() was an
end-of-line, we must restore it or the end of the line will not be
recognised and scanning extends into the next line, stopping with
an error (blame Volker Kuhlmann <v.kuhlmann@elec.canterbury.ac.nz>
if this is not true). */
if (is_end_of_line[(unsigned char) c])
*(--input_line_pointer) = c;
demand_empty_rest_of_line ();
}
/* symbol[:] .set value or .set symbol, value */
static void
tic4x_set (int x ATTRIBUTE_UNUSED)
{
symbolS *symbolP;
SKIP_WHITESPACE ();
if ((symbolP = line_label) == NULL)
{
char c;
char *name;
name = input_line_pointer;
c = get_symbol_end (); /* Get terminator. */
if (c != ',')
{
as_bad (".set syntax invalid\n");
ignore_rest_of_line ();
return;
}
++input_line_pointer;
symbolP = symbol_find_or_make (name);
}
else
symbol_table_insert (symbolP);
pseudo_set (symbolP);
demand_empty_rest_of_line ();
}
/* [symbol] .usect ["]section-name["], size-in-words [, alignment-flag] */
static void
tic4x_usect (int x ATTRIBUTE_UNUSED)
{
char c;
char *name;
char *section_name;
segT seg;
offsetT size, alignment_flag;
segT current_seg;
subsegT current_subseg;
current_seg = now_seg; /* save current seg. */
current_subseg = now_subseg; /* save current subseg. */
SKIP_WHITESPACE ();
if (*input_line_pointer == '"')
input_line_pointer++;
section_name = input_line_pointer;
c = get_symbol_end (); /* Get terminator. */
input_line_pointer++; /* Skip null symbol terminator. */
name = xmalloc (input_line_pointer - section_name + 1);
strcpy (name, section_name);
if (c == ',')
input_line_pointer =
tic4x_expression_abs (input_line_pointer, &size);
else if (*input_line_pointer == ',')
{
input_line_pointer =
tic4x_expression_abs (++input_line_pointer, &size);
}
else
size = 0;
/* Read a possibly present third argument (alignment flag) [VK]. */
if (*input_line_pointer == ',')
{
input_line_pointer =
tic4x_expression_abs (++input_line_pointer, &alignment_flag);
}
else
alignment_flag = 0;
if (alignment_flag)
as_warn (".usect: non-zero alignment flag ignored");
seg = subseg_new (name, 0);
if (line_label != NULL)
{
S_SET_SEGMENT (line_label, seg);
symbol_set_frag (line_label, frag_now);
S_SET_VALUE (line_label, frag_now_fix ());
}
seg_info (seg)->bss = 1; /* Uninitialised data. */
if (!bfd_set_section_flags (stdoutput, seg, SEC_ALLOC))
as_warn ("Error setting flags for \"%s\": %s", name,
bfd_errmsg (bfd_get_error ()));
tic4x_seg_alloc (name, seg, size, line_label);
if (S_GET_STORAGE_CLASS (line_label) != C_EXT)
S_SET_STORAGE_CLASS (line_label, C_STAT);
subseg_set (current_seg, current_subseg); /* Restore current seg. */
demand_empty_rest_of_line ();
}
/* .version cpu-version. */
static void
tic4x_version (int x ATTRIBUTE_UNUSED)
{
offsetT temp;
input_line_pointer =
tic4x_expression_abs (input_line_pointer, &temp);
if (!IS_CPU_TIC3X (temp) && !IS_CPU_TIC4X (temp))
as_bad ("This assembler does not support processor generation %ld",
(long) temp);
if (tic4x_cpu && temp != (offsetT) tic4x_cpu)
as_warn ("Changing processor generation on fly not supported...");
tic4x_cpu = temp;
demand_empty_rest_of_line ();
}
static void
tic4x_init_regtable (void)
{
unsigned int i;
for (i = 0; i < tic3x_num_registers; i++)
tic4x_insert_reg (tic3x_registers[i].name,
tic3x_registers[i].regno);
if (IS_CPU_TIC4X (tic4x_cpu))
{
/* Add additional Tic4x registers, overriding some C3x ones. */
for (i = 0; i < tic4x_num_registers; i++)
tic4x_insert_reg (tic4x_registers[i].name,
tic4x_registers[i].regno);
}
}
static void
tic4x_init_symbols (void)
{
/* The TI tools accept case insensitive versions of these symbols,
we don't !
For TI C/Asm 5.0
.TMS320xx 30,31,32,40,or 44 set according to -v flag
.C3X or .C3x 1 or 0 1 if -v30,-v31,or -v32
.C30 1 or 0 1 if -v30
.C31 1 or 0 1 if -v31
.C32 1 or 0 1 if -v32
.C4X or .C4x 1 or 0 1 if -v40, or -v44
.C40 1 or 0 1 if -v40
.C44 1 or 0 1 if -v44
.REGPARM 1 or 0 1 if -mr option used
.BIGMODEL 1 or 0 1 if -mb option used
These symbols are currently supported but will be removed in a
later version:
.TMS320C30 1 or 0 1 if -v30,-v31,or -v32
.TMS320C31 1 or 0 1 if -v31
.TMS320C32 1 or 0 1 if -v32
.TMS320C40 1 or 0 1 if -v40, or -v44
.TMS320C44 1 or 0 1 if -v44
Source: TI: TMS320C3x/C4x Assembly Language Tools User's Guide,
1997, SPRU035C, p. 3-17/3-18. */
tic4x_insert_sym (".REGPARM", tic4x_reg_args);
tic4x_insert_sym (".MEMPARM", !tic4x_reg_args);
tic4x_insert_sym (".BIGMODEL", tic4x_big_model);
tic4x_insert_sym (".C30INTERRUPT", 0);
tic4x_insert_sym (".TMS320xx", tic4x_cpu == 0 ? 40 : tic4x_cpu);
tic4x_insert_sym (".C3X", tic4x_cpu == 30 || tic4x_cpu == 31 || tic4x_cpu == 32 || tic4x_cpu == 33);
tic4x_insert_sym (".C3x", tic4x_cpu == 30 || tic4x_cpu == 31 || tic4x_cpu == 32 || tic4x_cpu == 33);
tic4x_insert_sym (".C4X", tic4x_cpu == 0 || tic4x_cpu == 40 || tic4x_cpu == 44);
tic4x_insert_sym (".C4x", tic4x_cpu == 0 || tic4x_cpu == 40 || tic4x_cpu == 44);
/* Do we need to have the following symbols also in lower case? */
tic4x_insert_sym (".TMS320C30", tic4x_cpu == 30 || tic4x_cpu == 31 || tic4x_cpu == 32 || tic4x_cpu == 33);
tic4x_insert_sym (".tms320C30", tic4x_cpu == 30 || tic4x_cpu == 31 || tic4x_cpu == 32 || tic4x_cpu == 33);
tic4x_insert_sym (".TMS320C31", tic4x_cpu == 31);
tic4x_insert_sym (".tms320C31", tic4x_cpu == 31);
tic4x_insert_sym (".TMS320C32", tic4x_cpu == 32);
tic4x_insert_sym (".tms320C32", tic4x_cpu == 32);
tic4x_insert_sym (".TMS320C33", tic4x_cpu == 33);
tic4x_insert_sym (".tms320C33", tic4x_cpu == 33);
tic4x_insert_sym (".TMS320C40", tic4x_cpu == 40 || tic4x_cpu == 44 || tic4x_cpu == 0);
tic4x_insert_sym (".tms320C40", tic4x_cpu == 40 || tic4x_cpu == 44 || tic4x_cpu == 0);
tic4x_insert_sym (".TMS320C44", tic4x_cpu == 44);
tic4x_insert_sym (".tms320C44", tic4x_cpu == 44);
tic4x_insert_sym (".TMX320C40", 0); /* C40 first pass silicon ? */
tic4x_insert_sym (".tmx320C40", 0);
}
/* Insert a new instruction template into hash table. */
static int
tic4x_inst_insert (const tic4x_inst_t *inst)
{
static char prev_name[16];
const char *retval = NULL;
/* Only insert the first name if have several similar entries. */
if (!strcmp (inst->name, prev_name) || inst->name[0] == '\0')
return 1;
retval = hash_insert (tic4x_op_hash, inst->name, (void *) inst);
if (retval != NULL)
fprintf (stderr, "internal error: can't hash `%s': %s\n",
inst->name, retval);
else
strcpy (prev_name, inst->name);
return retval == NULL;
}
/* Make a new instruction template. */
static tic4x_inst_t *
tic4x_inst_make (char *name, unsigned long opcode, char *args)
{
static tic4x_inst_t *insts = NULL;
static char *names = NULL;
static int index = 0;
if (insts == NULL)
{
/* Allocate memory to store name strings. */
names = (char *) xmalloc (sizeof (char) * 8192);
/* Allocate memory for additional insts. */
insts = (tic4x_inst_t *)
xmalloc (sizeof (tic4x_inst_t) * 1024);
}
insts[index].name = names;
insts[index].opcode = opcode;
insts[index].opmask = 0xffffffff;
insts[index].args = args;
index++;
do
*names++ = *name++;
while (*name);
*names++ = '\0';
return &insts[index - 1];
}
/* Add instruction template, creating dynamic templates as required. */
static int
tic4x_inst_add (const tic4x_inst_t *insts)
{
char *s = insts->name;
char *d;
unsigned int i;
int ok = 1;
char name[16];
d = name;
/* We do not care about INSNs that is not a part of our
oplevel setting */
if (!insts->oplevel & tic4x_oplevel)
return ok;
while (1)
{
switch (*s)
{
case 'B':
case 'C':
/* Dynamically create all the conditional insts. */
for (i = 0; i < tic4x_num_conds; i++)
{
tic4x_inst_t *inst;
int k = 0;
char *c = tic4x_conds[i].name;
char *e = d;
while (*c)
*e++ = *c++;
c = s + 1;
while (*c)
*e++ = *c++;
*e = '\0';
/* If instruction found then have already processed it. */
if (hash_find (tic4x_op_hash, name))
return 1;
do
{
inst = tic4x_inst_make (name, insts[k].opcode +
(tic4x_conds[i].cond <<
(*s == 'B' ? 16 : 23)),
insts[k].args);
if (k == 0) /* Save strcmp() with following func. */
ok &= tic4x_inst_insert (inst);
k++;
}
while (!strcmp (insts->name,
insts[k].name));
}
return ok;
break;
case '\0':
return tic4x_inst_insert (insts);
break;
default:
*d++ = *s++;
break;
}
}
}
/* This function is called once, at assembler startup time. It should
set up all the tables, etc., that the MD part of the assembler will
need. */
void
md_begin (void)
{
int ok = 1;
unsigned int i;
/* Setup the proper opcode level according to the
commandline parameters */
tic4x_oplevel = OP_C3X;
if ( IS_CPU_TIC4X(tic4x_cpu) )
tic4x_oplevel |= OP_C4X;
if ( ( tic4x_cpu == 31 && tic4x_revision >= 6)
|| (tic4x_cpu == 32 && tic4x_revision >= 2)
|| (tic4x_cpu == 33)
|| tic4x_enhanced )
tic4x_oplevel |= OP_ENH;
if ( ( tic4x_cpu == 30 && tic4x_revision >= 7)
|| (tic4x_cpu == 31 && tic4x_revision >= 5)
|| (tic4x_cpu == 32)
|| tic4x_lowpower )
tic4x_oplevel |= OP_LPWR;
if ( ( tic4x_cpu == 30 && tic4x_revision >= 7)
|| (tic4x_cpu == 31 && tic4x_revision >= 5)
|| (tic4x_cpu == 32)
|| (tic4x_cpu == 33)
|| (tic4x_cpu == 40 && tic4x_revision >= 5)
|| (tic4x_cpu == 44)
|| tic4x_idle2 )
tic4x_oplevel |= OP_IDLE2;
/* Create hash table for mnemonics. */
tic4x_op_hash = hash_new ();
/* Create hash table for asg pseudo. */
tic4x_asg_hash = hash_new ();
/* Add mnemonics to hash table, expanding conditional mnemonics on fly. */
for (i = 0; i < tic4x_num_insts; i++)
ok &= tic4x_inst_add (tic4x_insts + i);
/* Create dummy inst to avoid errors accessing end of table. */
tic4x_inst_make ("", 0, "");
if (!ok)
as_fatal ("Broken assembler. No assembly attempted.");
/* Add registers to symbol table. */
tic4x_init_regtable ();
/* Add predefined symbols to symbol table. */
tic4x_init_symbols ();
}
void
tic4x_end (void)
{
bfd_set_arch_mach (stdoutput, bfd_arch_tic4x,
IS_CPU_TIC4X (tic4x_cpu) ? bfd_mach_tic4x : bfd_mach_tic3x);
}
static int
tic4x_indirect_parse (tic4x_operand_t *operand,
const tic4x_indirect_t *indirect)
{
char *n = indirect->name;
char *s = input_line_pointer;
char *b;
symbolS *symbolP;
char name[32];
operand->disp = 0;
for (; *n; n++)
{
switch (*n)
{
case 'a': /* Need to match aux register. */
b = name;
#ifdef TIC4X_ALT_SYNTAX
if (*s == '%')
s++;
#endif
while (ISALNUM (*s))
*b++ = *s++;
*b++ = '\0';
if (!(symbolP = symbol_find (name)))
return 0;
if (S_GET_SEGMENT (symbolP) != reg_section)
return 0;
operand->aregno = S_GET_VALUE (symbolP);
if (operand->aregno >= REG_AR0 && operand->aregno <= REG_AR7)
break;
as_bad ("Auxiliary register AR0--AR7 required for indirect");
return -1;
case 'd': /* Need to match constant for disp. */
#ifdef TIC4X_ALT_SYNTAX
if (*s == '%') /* expr() will die if we don't skip this. */
s++;
#endif
s = tic4x_expression (s, &operand->expr);
if (operand->expr.X_op != O_constant)
return 0;
operand->disp = operand->expr.X_add_number;
if (operand->disp < 0 || operand->disp > 255)
{
as_bad ("Bad displacement %d (require 0--255)\n",
operand->disp);
return -1;
}
break;
case 'y': /* Need to match IR0. */
case 'z': /* Need to match IR1. */
#ifdef TIC4X_ALT_SYNTAX
if (*s == '%')
s++;
#endif
s = tic4x_expression (s, &operand->expr);
if (operand->expr.X_op != O_register)
return 0;
if (operand->expr.X_add_number != REG_IR0
&& operand->expr.X_add_number != REG_IR1)
{
as_bad ("Index register IR0,IR1 required for displacement");
return -1;
}
if (*n == 'y' && operand->expr.X_add_number == REG_IR0)
break;
if (*n == 'z' && operand->expr.X_add_number == REG_IR1)
break;
return 0;
case '(':
if (*s != '(') /* No displacement, assume to be 1. */
{
operand->disp = 1;
while (*n != ')')
n++;
}
else
s++;
break;
default:
if (TOLOWER (*s) != *n)
return 0;
s++;
}
}
if (*s != ' ' && *s != ',' && *s != '\0')
return 0;
input_line_pointer = s;
return 1;
}
static char *
tic4x_operand_parse (char *s, tic4x_operand_t *operand)
{
unsigned int i;
char c;
int ret;
expressionS *exp = &operand->expr;
char *save = input_line_pointer;
char *str;
char *new;
struct hash_entry *entry = NULL;
input_line_pointer = s;
SKIP_WHITESPACE ();
str = input_line_pointer;
c = get_symbol_end (); /* Get terminator. */
new = input_line_pointer;
if (strlen (str) && (entry = hash_find (tic4x_asg_hash, str)) != NULL)
{
*input_line_pointer = c;
input_line_pointer = (char *) entry;
}
else
{
*input_line_pointer = c;
input_line_pointer = str;
}
operand->mode = M_UNKNOWN;
switch (*input_line_pointer)
{
#ifdef TIC4X_ALT_SYNTAX
case '%':
input_line_pointer = tic4x_expression (++input_line_pointer, exp);
if (exp->X_op != O_register)
as_bad ("Expecting a register name");
operand->mode = M_REGISTER;
break;
case '^':
/* Denotes high 16 bits. */
input_line_pointer = tic4x_expression (++input_line_pointer, exp);
if (exp->X_op == O_constant)
operand->mode = M_IMMED;
else if (exp->X_op == O_big)
{
if (exp->X_add_number)
as_bad ("Number too large"); /* bignum required */
else
{
tic4x_gen_to_words (generic_floating_point_number,
operand->fwords, S_PRECISION);
operand->mode = M_IMMED_F;
}
}
/* Allow ori ^foo, ar0 to be equivalent to ldi .hi.foo, ar0 */
/* WARNING : The TI C40 assembler cannot do this. */
else if (exp->X_op == O_symbol)
{
operand->mode = M_HI;
break;
}
case '#':
input_line_pointer = tic4x_expression (++input_line_pointer, exp);
if (exp->X_op == O_constant)
operand->mode = M_IMMED;
else if (exp->X_op == O_big)
{
if (exp->X_add_number > 0)
as_bad ("Number too large"); /* bignum required. */
else
{
tic4x_gen_to_words (generic_floating_point_number,
operand->fwords, S_PRECISION);
operand->mode = M_IMMED_F;
}
}
/* Allow ori foo, ar0 to be equivalent to ldi .lo.foo, ar0 */
/* WARNING : The TI C40 assembler cannot do this. */
else if (exp->X_op == O_symbol)
{
operand->mode = M_IMMED;
break;
}
else
as_bad ("Expecting a constant value");
break;
case '\\':
#endif
case '@':
input_line_pointer = tic4x_expression (++input_line_pointer, exp);
if (exp->X_op != O_constant && exp->X_op != O_symbol)
as_bad ("Bad direct addressing construct %s", s);
if (exp->X_op == O_constant)
{
if (exp->X_add_number < 0)
as_bad ("Direct value of %ld is not suitable",
(long) exp->X_add_number);
}
operand->mode = M_DIRECT;
break;
case '*':
ret = -1;
for (i = 0; i < tic4x_num_indirects; i++)
if ((ret = tic4x_indirect_parse (operand, &tic4x_indirects[i])))
break;
if (ret < 0)
break;
if (i < tic4x_num_indirects)
{
operand->mode = M_INDIRECT;
/* Indirect addressing mode number. */
operand->expr.X_add_number = tic4x_indirects[i].modn;
/* Convert *+ARn(0) to *ARn etc. Maybe we should
squeal about silly ones? */
if (operand->expr.X_add_number < 0x08 && !operand->disp)
operand->expr.X_add_number = 0x18;
}
else
as_bad ("Unknown indirect addressing mode");
break;
default:
operand->mode = M_IMMED; /* Assume immediate. */
str = input_line_pointer;
input_line_pointer = tic4x_expression (input_line_pointer, exp);
if (exp->X_op == O_register)
{
know (exp->X_add_symbol == 0);
know (exp->X_op_symbol == 0);
operand->mode = M_REGISTER;
break;
}
else if (exp->X_op == O_big)
{
if (exp->X_add_number > 0)
as_bad ("Number too large"); /* bignum required. */
else
{
tic4x_gen_to_words (generic_floating_point_number,
operand->fwords, S_PRECISION);
operand->mode = M_IMMED_F;
}
break;
}
#ifdef TIC4X_ALT_SYNTAX
/* Allow ldi foo, ar0 to be equivalent to ldi @foo, ar0. */
else if (exp->X_op == O_symbol)
{
operand->mode = M_DIRECT;
break;
}
#endif
}
if (entry == NULL)
new = input_line_pointer;
input_line_pointer = save;
return new;
}
static int
tic4x_operands_match (tic4x_inst_t *inst, tic4x_insn_t *insn, int check)
{
const char *args = inst->args;
unsigned long opcode = inst->opcode;
int num_operands = insn->num_operands;
tic4x_operand_t *operand = insn->operands;
expressionS *exp = &operand->expr;
int ret = 1;
int reg;
/* Build the opcode, checking as we go to make sure that the
operands match.
If an operand matches, we modify insn or opcode appropriately,
and do a "continue". If an operand fails to match, we "break". */
insn->nchars = 4; /* Instructions always 4 bytes. */
insn->reloc = NO_RELOC;
insn->pcrel = 0;
if (*args == '\0')
{
insn->opcode = opcode;
return num_operands == 0;
}
for (;; ++args)
{
switch (*args)
{
case '\0': /* End of args. */
if (num_operands == 1)
{
insn->opcode = opcode;
return ret;
}
break; /* Too many operands. */
case '#': /* This is only used for ldp. */
if (operand->mode != M_DIRECT && operand->mode != M_IMMED)
break;
/* While this looks like a direct addressing mode, we actually
use an immediate mode form of ldiu or ldpk instruction. */
if (exp->X_op == O_constant)
{
if( ( IS_CPU_TIC4X (tic4x_cpu) && exp->X_add_number <= 65535 )
|| ( IS_CPU_TIC3X (tic4x_cpu) && exp->X_add_number <= 255 ) )
{
INSERTS (opcode, exp->X_add_number, 15, 0);
continue;
}
else
{
if (!check)
as_bad ("Immediate value of %ld is too large for ldf",
(long) exp->X_add_number);
ret = -1;
continue;
}
}
else if (exp->X_op == O_symbol)
{
insn->reloc = BFD_RELOC_HI16;
insn->exp = *exp;
continue;
}
break; /* Not direct (dp) addressing. */
case '@': /* direct. */
if (operand->mode != M_DIRECT)
break;
if (exp->X_op == O_constant)
{
/* Store only the 16 LSBs of the number. */
INSERTS (opcode, exp->X_add_number, 15, 0);
continue;
}
else if (exp->X_op == O_symbol)
{
insn->reloc = BFD_RELOC_LO16;
insn->exp = *exp;
continue;
}
break; /* Not direct addressing. */
case 'A':
if (operand->mode != M_REGISTER)
break;
reg = exp->X_add_number;
if (reg >= REG_AR0 && reg <= REG_AR7)
INSERTU (opcode, reg - REG_AR0, 24, 22);
else
{
if (!check)
as_bad ("Destination register must be ARn");
ret = -1;
}
continue;
case 'B': /* Unsigned integer immediate. */
/* Allow br label or br @label. */
if (operand->mode != M_IMMED && operand->mode != M_DIRECT)
break;
if (exp->X_op == O_constant)
{
if (exp->X_add_number < (1 << 24))
{
INSERTU (opcode, exp->X_add_number, 23, 0);
continue;
}
else
{
if (!check)
as_bad ("Immediate value of %ld is too large",
(long) exp->X_add_number);
ret = -1;
continue;
}
}
if (IS_CPU_TIC4X (tic4x_cpu))
{
insn->reloc = BFD_RELOC_24_PCREL;
insn->pcrel = 1;
}
else
{
insn->reloc = BFD_RELOC_24;
insn->pcrel = 0;
}
insn->exp = *exp;
continue;
case 'C':
if (!IS_CPU_TIC4X (tic4x_cpu))
break;
if (operand->mode != M_INDIRECT)
break;
/* Require either *+ARn(disp) or *ARn. */
if (operand->expr.X_add_number != 0
&& operand->expr.X_add_number != 0x18)
{
if (!check)
as_bad ("Invalid indirect addressing mode");
ret = -1;
continue;
}
INSERTU (opcode, operand->aregno - REG_AR0, 2, 0);
INSERTU (opcode, operand->disp, 7, 3);
continue;
case 'E':
if (!(operand->mode == M_REGISTER))
break;
INSERTU (opcode, exp->X_add_number, 7, 0);
continue;
case 'e':
if (!(operand->mode == M_REGISTER))
break;
reg = exp->X_add_number;
if ( (reg >= REG_R0 && reg <= REG_R7)
|| (IS_CPU_TIC4X (tic4x_cpu) && reg >= REG_R8 && reg <= REG_R11) )
INSERTU (opcode, reg, 7, 0);
else
{
if (!check)
as_bad ("Register must be Rn");
ret = -1;
}
continue;
case 'F':
if (operand->mode != M_IMMED_F
&& !(operand->mode == M_IMMED && exp->X_op == O_constant))
break;
if (operand->mode != M_IMMED_F)
{
/* OK, we 've got something like cmpf 0, r0
Why can't they stick in a bloody decimal point ?! */
char string[16];
/* Create floating point number string. */
sprintf (string, "%d.0", (int) exp->X_add_number);
tic4x_atof (string, 's', operand->fwords);
}
INSERTU (opcode, operand->fwords[0], 15, 0);
continue;
case 'G':
if (operand->mode != M_REGISTER)
break;
INSERTU (opcode, exp->X_add_number, 15, 8);
continue;
case 'g':
if (operand->mode != M_REGISTER)
break;
reg = exp->X_add_number;
if ( (reg >= REG_R0 && reg <= REG_R7)
|| (IS_CPU_TIC4X (tic4x_cpu) && reg >= REG_R8 && reg <= REG_R11) )
INSERTU (opcode, reg, 15, 8);
else
{
if (!check)
as_bad ("Register must be Rn");
ret = -1;
}
continue;
case 'H':
if (operand->mode != M_REGISTER)
break;
reg = exp->X_add_number;
if (reg >= REG_R0 && reg <= REG_R7)
INSERTU (opcode, reg - REG_R0, 18, 16);
else
{
if (!check)
as_bad ("Register must be R0--R7");
ret = -1;
}
continue;
case 'i':
if ( operand->mode == M_REGISTER
&& tic4x_oplevel & OP_ENH )
{
reg = exp->X_add_number;
INSERTU (opcode, reg, 4, 0);
INSERTU (opcode, 7, 7, 5);
continue;
}
/* Fallthrough */
case 'I':
if (operand->mode != M_INDIRECT)
break;
if (operand->disp != 0 && operand->disp != 1)
{
if (IS_CPU_TIC4X (tic4x_cpu))
break;
if (!check)
as_bad ("Invalid indirect addressing mode displacement %d",
operand->disp);
ret = -1;
continue;
}
INSERTU (opcode, operand->aregno - REG_AR0, 2, 0);
INSERTU (opcode, operand->expr.X_add_number, 7, 3);
continue;
case 'j':
if ( operand->mode == M_REGISTER
&& tic4x_oplevel & OP_ENH )
{
reg = exp->X_add_number;
INSERTU (opcode, reg, 12, 8);
INSERTU (opcode, 7, 15, 13);
continue;
}
/* Fallthrough */
case 'J':
if (operand->mode != M_INDIRECT)
break;
if (operand->disp != 0 && operand->disp != 1)
{
if (IS_CPU_TIC4X (tic4x_cpu))
break;
if (!check)
as_bad ("Invalid indirect addressing mode displacement %d",
operand->disp);
ret = -1;
continue;
}
INSERTU (opcode, operand->aregno - REG_AR0, 10, 8);
INSERTU (opcode, operand->expr.X_add_number, 15, 11);
continue;
case 'K':
if (operand->mode != M_REGISTER)
break;
reg = exp->X_add_number;
if (reg >= REG_R0 && reg <= REG_R7)
INSERTU (opcode, reg - REG_R0, 21, 19);
else
{
if (!check)
as_bad ("Register must be R0--R7");
ret = -1;
}
continue;
case 'L':
if (operand->mode != M_REGISTER)
break;
reg = exp->X_add_number;
if (reg >= REG_R0 && reg <= REG_R7)
INSERTU (opcode, reg - REG_R0, 24, 22);
else
{
if (!check)
as_bad ("Register must be R0--R7");
ret = -1;
}
continue;
case 'M':
if (operand->mode != M_REGISTER)
break;
reg = exp->X_add_number;
if (reg == REG_R2 || reg == REG_R3)
INSERTU (opcode, reg - REG_R2, 22, 22);
else
{
if (!check)
as_bad ("Destination register must be R2 or R3");
ret = -1;
}
continue;
case 'N':
if (operand->mode != M_REGISTER)
break;
reg = exp->X_add_number;
if (reg == REG_R0 || reg == REG_R1)
INSERTU (opcode, reg - REG_R0, 23, 23);
else
{
if (!check)
as_bad ("Destination register must be R0 or R1");
ret = -1;
}
continue;
case 'O':
if (!IS_CPU_TIC4X (tic4x_cpu))
break;
if (operand->mode != M_INDIRECT)
break;
/* Require either *+ARn(disp) or *ARn. */
if (operand->expr.X_add_number != 0
&& operand->expr.X_add_number != 0x18)
{
if (!check)
as_bad ("Invalid indirect addressing mode");
ret = -1;
continue;
}
INSERTU (opcode, operand->aregno - REG_AR0, 10, 8);
INSERTU (opcode, operand->disp, 15, 11);
continue;
case 'P': /* PC relative displacement. */
/* Allow br label or br @label. */
if (operand->mode != M_IMMED && operand->mode != M_DIRECT)
break;
if (exp->X_op == O_constant)
{
if (exp->X_add_number >= -32768 && exp->X_add_number <= 32767)
{
INSERTS (opcode, exp->X_add_number, 15, 0);
continue;
}
else
{
if (!check)
as_bad ("Displacement value of %ld is too large",
(long) exp->X_add_number);
ret = -1;
continue;
}
}
insn->reloc = BFD_RELOC_16_PCREL;
insn->pcrel = 1;
insn->exp = *exp;
continue;
case 'Q':
if (operand->mode != M_REGISTER)
break;
reg = exp->X_add_number;
INSERTU (opcode, reg, 15, 0);
continue;
case 'q':
if (operand->mode != M_REGISTER)
break;
reg = exp->X_add_number;
if ( (reg >= REG_R0 && reg <= REG_R7)
|| (IS_CPU_TIC4X (tic4x_cpu) && reg >= REG_R8 && reg <= REG_R11) )
INSERTU (opcode, reg, 15, 0);
else
{
if (!check)
as_bad ("Register must be Rn");
ret = -1;
}
continue;
case 'R':
if (operand->mode != M_REGISTER)
break;
reg = exp->X_add_number;
INSERTU (opcode, reg, 20, 16);
continue;
case 'r':
if (operand->mode != M_REGISTER)
break;
reg = exp->X_add_number;
if ( (reg >= REG_R0 && reg <= REG_R7)
|| (IS_CPU_TIC4X (tic4x_cpu) && reg >= REG_R8 && reg <= REG_R11) )
INSERTU (opcode, reg, 20, 16);
else
{
if (!check)
as_bad ("Register must be Rn");
ret = -1;
}
continue;
case 'S': /* Short immediate int. */
if (operand->mode != M_IMMED && operand->mode != M_HI)
break;
if (exp->X_op == O_big)
{
if (!check)
as_bad ("Floating point number not valid in expression");
ret = -1;
continue;
}
if (exp->X_op == O_constant)
{
if (exp->X_add_number >= -32768 && exp->X_add_number <= 65535)
{
INSERTS (opcode, exp->X_add_number, 15, 0);
continue;
}
else
{
if (!check)
as_bad ("Signed immediate value %ld too large",
(long) exp->X_add_number);
ret = -1;
continue;
}
}
else if (exp->X_op == O_symbol)
{
if (operand->mode == M_HI)
{
insn->reloc = BFD_RELOC_HI16;
}
else
{
insn->reloc = BFD_RELOC_LO16;
}
insn->exp = *exp;
continue;
}
/* Handle cases like ldi foo - $, ar0 where foo
is a forward reference. Perhaps we should check
for X_op == O_symbol and disallow things like
ldi foo, ar0. */
insn->reloc = BFD_RELOC_16;
insn->exp = *exp;
continue;
case 'T': /* 5-bit immediate value for tic4x stik. */
if (!IS_CPU_TIC4X (tic4x_cpu))
break;
if (operand->mode != M_IMMED)
break;
if (exp->X_op == O_constant)
{
if (exp->X_add_number < 16 && exp->X_add_number >= -16)
{
INSERTS (opcode, exp->X_add_number, 20, 16);
continue;
}
else
{
if (!check)
as_bad ("Immediate value of %ld is too large",
(long) exp->X_add_number);
ret = -1;
continue;
}
}
break; /* No relocations allowed. */
case 'U': /* Unsigned integer immediate. */
if (operand->mode != M_IMMED && operand->mode != M_HI)
break;
if (exp->X_op == O_constant)
{
if (exp->X_add_number < (1 << 16) && exp->X_add_number >= 0)
{
INSERTU (opcode, exp->X_add_number, 15, 0);
continue;
}
else
{
if (!check)
as_bad ("Unsigned immediate value %ld too large",
(long) exp->X_add_number);
ret = -1;
continue;
}
}
else if (exp->X_op == O_symbol)
{
if (operand->mode == M_HI)
insn->reloc = BFD_RELOC_HI16;
else
insn->reloc = BFD_RELOC_LO16;
insn->exp = *exp;
continue;
}
insn->reloc = BFD_RELOC_16;
insn->exp = *exp;
continue;
case 'V': /* Trap numbers (immediate field). */
if (operand->mode != M_IMMED)
break;
if (exp->X_op == O_constant)
{
if (exp->X_add_number < 512 && IS_CPU_TIC4X (tic4x_cpu))
{
INSERTU (opcode, exp->X_add_number, 8, 0);
continue;
}
else if (exp->X_add_number < 32 && IS_CPU_TIC3X (tic4x_cpu))
{
INSERTU (opcode, exp->X_add_number | 0x20, 4, 0);
continue;
}
else
{
if (!check)
as_bad ("Immediate value of %ld is too large",
(long) exp->X_add_number);
ret = -1;
continue;
}
}
break; /* No relocations allowed. */
case 'W': /* Short immediate int (0--7). */
if (!IS_CPU_TIC4X (tic4x_cpu))
break;
if (operand->mode != M_IMMED)
break;
if (exp->X_op == O_big)
{
if (!check)
as_bad ("Floating point number not valid in expression");
ret = -1;
continue;
}
if (exp->X_op == O_constant)
{
if (exp->X_add_number >= -256 && exp->X_add_number <= 127)
{
INSERTS (opcode, exp->X_add_number, 7, 0);
continue;
}
else
{
if (!check)
as_bad ("Immediate value %ld too large",
(long) exp->X_add_number);
ret = -1;
continue;
}
}
insn->reloc = BFD_RELOC_16;
insn->exp = *exp;
continue;
case 'X': /* Expansion register for tic4x. */
if (operand->mode != M_REGISTER)
break;
reg = exp->X_add_number;
if (reg >= REG_IVTP && reg <= REG_TVTP)
INSERTU (opcode, reg - REG_IVTP, 4, 0);
else
{
if (!check)
as_bad ("Register must be ivtp or tvtp");
ret = -1;
}
continue;
case 'Y': /* Address register for tic4x lda. */
if (operand->mode != M_REGISTER)
break;
reg = exp->X_add_number;
if (reg >= REG_AR0 && reg <= REG_SP)
INSERTU (opcode, reg, 20, 16);
else
{
if (!check)
as_bad ("Register must be address register");
ret = -1;
}
continue;
case 'Z': /* Expansion register for tic4x. */
if (operand->mode != M_REGISTER)
break;
reg = exp->X_add_number;
if (reg >= REG_IVTP && reg <= REG_TVTP)
INSERTU (opcode, reg - REG_IVTP, 20, 16);
else
{
if (!check)
as_bad ("Register must be ivtp or tvtp");
ret = -1;
}
continue;
case '*':
if (operand->mode != M_INDIRECT)
break;
INSERTS (opcode, operand->disp, 7, 0);
INSERTU (opcode, operand->aregno - REG_AR0, 10, 8);
INSERTU (opcode, operand->expr.X_add_number, 15, 11);
continue;
case '|': /* treat as `,' if have ldi_ldi form. */
if (insn->parallel)
{
if (--num_operands < 0)
break; /* Too few operands. */
operand++;
if (operand->mode != M_PARALLEL)
break;
}
/* Fall through. */
case ',': /* Another operand. */
if (--num_operands < 0)
break; /* Too few operands. */
operand++;
exp = &operand->expr;
continue;
case ';': /* Another optional operand. */
if (num_operands == 1 || operand[1].mode == M_PARALLEL)
continue;
if (--num_operands < 0)
break; /* Too few operands. */
operand++;
exp = &operand->expr;
continue;
default:
BAD_CASE (*args);
}
return 0;
}
}
static void
tic4x_insn_check (tic4x_insn_t *insn)
{
if (!strcmp(insn->name, "lda"))
{
if (insn->num_operands < 2 || insn->num_operands > 2)
as_fatal ("Illegal internal LDA insn definition");
if ( insn->operands[0].mode == M_REGISTER
&& insn->operands[1].mode == M_REGISTER
&& insn->operands[0].expr.X_add_number == insn->operands[1].expr.X_add_number )
as_bad ("Source and destination register should not be equal");
}
else if( !strcmp(insn->name, "ldi_ldi")
|| !strcmp(insn->name, "ldi1_ldi2")
|| !strcmp(insn->name, "ldi2_ldi1")
|| !strcmp(insn->name, "ldf_ldf")
|| !strcmp(insn->name, "ldf1_ldf2")
|| !strcmp(insn->name, "ldf2_ldf1") )
{
if ( insn->num_operands < 4 && insn->num_operands > 5 )
as_fatal ("Illegal internal %s insn definition", insn->name);
if ( insn->operands[1].mode == M_REGISTER
&& insn->operands[insn->num_operands-1].mode == M_REGISTER
&& insn->operands[1].expr.X_add_number == insn->operands[insn->num_operands-1].expr.X_add_number )
as_warn ("Equal parallell destination registers, one result will be discarded");
}
}
static void
tic4x_insn_output (tic4x_insn_t *insn)
{
char *dst;
/* Grab another fragment for opcode. */
dst = frag_more (insn->nchars);
/* Put out opcode word as a series of bytes in little endian order. */
md_number_to_chars (dst, insn->opcode, insn->nchars);
/* Put out the symbol-dependent stuff. */
if (insn->reloc != NO_RELOC)
{
/* Where is the offset into the fragment for this instruction. */
fix_new_exp (frag_now,
dst - frag_now->fr_literal, /* where */
insn->nchars, /* size */
&insn->exp,
insn->pcrel,
insn->reloc);
}
}
/* Parse the operands. */
static int
tic4x_operands_parse (char *s, tic4x_operand_t *operands, int num_operands)
{
if (!*s)
return num_operands;
do
s = tic4x_operand_parse (s, &operands[num_operands++]);
while (num_operands < TIC4X_OPERANDS_MAX && *s++ == ',');
if (num_operands > TIC4X_OPERANDS_MAX)
{
as_bad ("Too many operands scanned");
return -1;
}
return num_operands;
}
/* Assemble a single instruction. Its label has already been handled
by the generic front end. We just parse mnemonic and operands, and
produce the bytes of data and relocation. */
void
md_assemble (char *str)
{
int ok = 0;
char *s;
int i;
int parsed = 0;
tic4x_inst_t *inst; /* Instruction template. */
tic4x_inst_t *first_inst;
/* Scan for parallel operators */
if (str)
{
s = str;
while (*s && *s != '|')
s++;
if (*s && s[1]=='|')
{
if(insn->parallel)
{
as_bad ("Parallel opcode cannot contain more than two instructions");
insn->parallel = 0;
insn->in_use = 0;
return;
}
/* Lets take care of the first part of the parallel insn */
*s++ = 0;
md_assemble(str);
insn->parallel = 1;
str = ++s;
/* .. and let the second run though here */
}
}
if (str && insn->parallel)
{
/* Find mnemonic (second part of parallel instruction). */
s = str;
/* Skip past instruction mnemonic. */
while (*s && *s != ' ')
s++;
if (*s) /* Null terminate for hash_find. */
*s++ = '\0'; /* and skip past null. */
strcat (insn->name, "_");
strncat (insn->name, str, TIC4X_NAME_MAX - strlen (insn->name));
insn->operands[insn->num_operands++].mode = M_PARALLEL;
if ((i = tic4x_operands_parse
(s, insn->operands, insn->num_operands)) < 0)
{
insn->parallel = 0;
insn->in_use = 0;
return;
}
insn->num_operands = i;
parsed = 1;
}
if (insn->in_use)
{
if ((insn->inst = (struct tic4x_inst *)
hash_find (tic4x_op_hash, insn->name)) == NULL)
{
as_bad ("Unknown opcode `%s'.", insn->name);
insn->parallel = 0;
insn->in_use = 0;
return;
}
inst = insn->inst;
first_inst = NULL;
do
{
ok = tic4x_operands_match (inst, insn, 1);
if (ok < 0)
{
if (!first_inst)
first_inst = inst;
ok = 0;
}
} while (!ok && !strcmp (inst->name, inst[1].name) && inst++);
if (ok > 0)
{
tic4x_insn_check (insn);
tic4x_insn_output (insn);
}
else if (!ok)
{
if (first_inst)
tic4x_operands_match (first_inst, insn, 0);
as_bad ("Invalid operands for %s", insn->name);
}
else
as_bad ("Invalid instruction %s", insn->name);
}
if (str && !parsed)
{
/* Find mnemonic. */
s = str;
while (*s && *s != ' ') /* Skip past instruction mnemonic. */
s++;
if (*s) /* Null terminate for hash_find. */
*s++ = '\0'; /* and skip past null. */
strncpy (insn->name, str, TIC4X_NAME_MAX - 3);
if ((i = tic4x_operands_parse (s, insn->operands, 0)) < 0)
{
insn->inst = NULL; /* Flag that error occurred. */
insn->parallel = 0;
insn->in_use = 0;
return;
}
insn->num_operands = i;
insn->in_use = 1;
}
else
insn->in_use = 0;
insn->parallel = 0;
}
void
tic4x_cleanup (void)
{
if (insn->in_use)
md_assemble (NULL);
}
/* Turn a string in input_line_pointer into a floating point constant
of type type, and store the appropriate bytes in *litP. The number
of chars emitted is stored in *sizeP. An error message is
returned, or NULL on OK. */
char *
md_atof (int type, char *litP, int *sizeP)
{
int prec;
int ieee;
LITTLENUM_TYPE words[MAX_LITTLENUMS];
LITTLENUM_TYPE *wordP;
char *t;
switch (type)
{
case 's': /* .single */
case 'S':
ieee = 0;
prec = 1;
break;
case 'd': /* .double */
case 'D':
case 'f': /* .float */
case 'F':
ieee = 0;
prec = 2; /* 1 32-bit word */
break;
case 'i': /* .ieee */
case 'I':
prec = 2;
ieee = 1;
type = 'f'; /* Rewrite type to be usable by atof_ieee(). */
break;
case 'e': /* .ldouble */
case 'E':
prec = 4; /* 2 32-bit words */
ieee = 0;
break;
default:
*sizeP = 0;
return _("Unrecognized or unsupported floating point constant");
}
if (ieee)
t = atof_ieee (input_line_pointer, type, words);
else
t = tic4x_atof (input_line_pointer, type, words);
if (t)
input_line_pointer = t;
*sizeP = prec * sizeof (LITTLENUM_TYPE);
/* This loops outputs the LITTLENUMs in REVERSE order; in accord with
little endian byte order. */
/* SES: However it is required to put the words (32-bits) out in the
correct order, hence we write 2 and 2 littlenums in little endian
order, while we keep the original order on successive words. */
for (wordP = words; wordP<(words+prec) ; wordP+=2)
{
if (wordP < (words + prec - 1)) /* Dump wordP[1] (if we have one). */
{
md_number_to_chars (litP, (valueT) (wordP[1]),
sizeof (LITTLENUM_TYPE));
litP += sizeof (LITTLENUM_TYPE);
}
/* Dump wordP[0] */
md_number_to_chars (litP, (valueT) (wordP[0]),
sizeof (LITTLENUM_TYPE));
litP += sizeof (LITTLENUM_TYPE);
}
return NULL;
}
void
md_apply_fix (fixS *fixP, valueT *value, segT seg ATTRIBUTE_UNUSED)
{
char *buf = fixP->fx_where + fixP->fx_frag->fr_literal;
valueT val = *value;
switch (fixP->fx_r_type)
{
case BFD_RELOC_HI16:
val >>= 16;
break;
case BFD_RELOC_LO16:
val &= 0xffff;
break;
default:
break;
}
switch (fixP->fx_r_type)
{
case BFD_RELOC_32:
buf[3] = val >> 24;
case BFD_RELOC_24:
case BFD_RELOC_24_PCREL:
buf[2] = val >> 16;
case BFD_RELOC_16:
case BFD_RELOC_16_PCREL:
case BFD_RELOC_LO16:
case BFD_RELOC_HI16:
buf[1] = val >> 8;
buf[0] = val;
break;
case NO_RELOC:
default:
as_bad ("Bad relocation type: 0x%02x", fixP->fx_r_type);
break;
}
if (fixP->fx_addsy == NULL && fixP->fx_pcrel == 0) fixP->fx_done = 1;
}
/* Should never be called for tic4x. */
void
md_convert_frag (bfd *headers ATTRIBUTE_UNUSED,
segT sec ATTRIBUTE_UNUSED,
fragS *fragP ATTRIBUTE_UNUSED)
{
as_fatal ("md_convert_frag");
}
/* Should never be called for tic4x. */
void
md_create_short_jump (char *ptr ATTRIBUTE_UNUSED,
addressT from_addr ATTRIBUTE_UNUSED,
addressT to_addr ATTRIBUTE_UNUSED,
fragS *frag ATTRIBUTE_UNUSED,
symbolS *to_symbol ATTRIBUTE_UNUSED)
{
as_fatal ("md_create_short_jmp\n");
}
/* Should never be called for tic4x. */
void
md_create_long_jump (char *ptr ATTRIBUTE_UNUSED,
addressT from_addr ATTRIBUTE_UNUSED,
addressT to_addr ATTRIBUTE_UNUSED,
fragS *frag ATTRIBUTE_UNUSED,
symbolS *to_symbol ATTRIBUTE_UNUSED)
{
as_fatal ("md_create_long_jump\n");
}
/* Should never be called for tic4x. */
int
md_estimate_size_before_relax (fragS *fragP ATTRIBUTE_UNUSED,
segT segtype ATTRIBUTE_UNUSED)
{
as_fatal ("md_estimate_size_before_relax\n");
return 0;
}
int
md_parse_option (int c, char *arg)
{
switch (c)
{
case OPTION_CPU: /* cpu brand */
if (TOLOWER (*arg) == 'c')
arg++;
tic4x_cpu = atoi (arg);
if (!IS_CPU_TIC3X (tic4x_cpu) && !IS_CPU_TIC4X (tic4x_cpu))
as_warn ("Unsupported processor generation %d", tic4x_cpu);
break;
case OPTION_REV: /* cpu revision */
tic4x_revision = atoi (arg);
break;
case 'b':
as_warn ("Option -b is depreciated, please use -mbig");
case OPTION_BIG: /* big model */
tic4x_big_model = 1;
break;
case 'p':
as_warn ("Option -p is depreciated, please use -mmemparm");
case OPTION_MEMPARM: /* push args */
tic4x_reg_args = 0;
break;
case 'r':
as_warn ("Option -r is depreciated, please use -mregparm");
case OPTION_REGPARM: /* register args */
tic4x_reg_args = 1;
break;
case 's':
as_warn ("Option -s is depreciated, please use -msmall");
case OPTION_SMALL: /* small model */
tic4x_big_model = 0;
break;
case OPTION_IDLE2:
tic4x_idle2 = 1;
break;
case OPTION_LOWPOWER:
tic4x_lowpower = 1;
break;
case OPTION_ENHANCED:
tic4x_enhanced = 1;
break;
default:
return 0;
}
return 1;
}
void
md_show_usage (FILE *stream)
{
fprintf (stream,
_("\nTIC4X options:\n"
" -mcpu=CPU -mCPU select architecture variant. CPU can be:\n"
" 30 - TMS320C30\n"
" 31 - TMS320C31, TMS320LC31\n"
" 32 - TMS320C32\n"
" 33 - TMS320VC33\n"
" 40 - TMS320C40\n"
" 44 - TMS320C44\n"
" -mrev=REV set cpu hardware revision (integer numbers).\n"
" Combinations of -mcpu and -mrev will enable/disable\n"
" the appropriate options (-midle2, -mlowpower and\n"
" -menhanced) according to the selected type\n"
" -mbig select big memory model\n"
" -msmall select small memory model (default)\n"
" -mregparm select register parameters (default)\n"
" -mmemparm select memory parameters\n"
" -midle2 enable IDLE2 support\n"
" -mlowpower enable LOPOWER and MAXSPEED support\n"
" -menhanced enable enhanced opcode support\n"));
}
/* This is called when a line is unrecognized. This is used to handle
definitions of TI C3x tools style local labels $n where n is a single
decimal digit. */
int
tic4x_unrecognized_line (int c)
{
int lab;
char *s;
if (c != '$' || ! ISDIGIT (input_line_pointer[0]))
return 0;
s = input_line_pointer;
/* Let's allow multiple digit local labels. */
lab = 0;
while (ISDIGIT (*s))
{
lab = lab * 10 + *s - '0';
s++;
}
if (dollar_label_defined (lab))
{
as_bad ("Label \"$%d\" redefined", lab);
return 0;
}
define_dollar_label (lab);
colon (dollar_label_name (lab, 0));
input_line_pointer = s + 1;
return 1;
}
/* Handle local labels peculiar to us referred to in an expression. */
symbolS *
md_undefined_symbol (char *name)
{
/* Look for local labels of the form $n. */
if (name[0] == '$' && ISDIGIT (name[1]))
{
symbolS *symbolP;
char *s = name + 1;
int lab = 0;
while (ISDIGIT ((unsigned char) *s))
{
lab = lab * 10 + *s - '0';
s++;
}
if (dollar_label_defined (lab))
{
name = dollar_label_name (lab, 0);
symbolP = symbol_find (name);
}
else
{
name = dollar_label_name (lab, 1);
symbolP = symbol_find_or_make (name);
}
return symbolP;
}
return NULL;
}
/* Parse an operand that is machine-specific. */
void
md_operand (expressionS *expressionP ATTRIBUTE_UNUSED)
{
}
/* Round up a section size to the appropriate boundary---do we need this? */
valueT
md_section_align (segT segment ATTRIBUTE_UNUSED, valueT size)
{
return size; /* Byte (i.e., 32-bit) alignment is fine? */
}
static int
tic4x_pc_offset (unsigned int op)
{
/* Determine the PC offset for a C[34]x instruction.
This could be simplified using some boolean algebra
but at the expense of readability. */
switch (op >> 24)
{
case 0x60: /* br */
case 0x62: /* call (C4x) */
case 0x64: /* rptb (C4x) */
return 1;
case 0x61: /* brd */
case 0x63: /* laj */
case 0x65: /* rptbd (C4x) */
return 3;
case 0x66: /* swi */
case 0x67:
return 0;
default:
break;
}
switch ((op & 0xffe00000) >> 20)
{
case 0x6a0: /* bB */
case 0x720: /* callB */
case 0x740: /* trapB */
return 1;
case 0x6a2: /* bBd */
case 0x6a6: /* bBat */
case 0x6aa: /* bBaf */
case 0x722: /* lajB */
case 0x748: /* latB */
case 0x798: /* rptbd */
return 3;
default:
break;
}
switch ((op & 0xfe200000) >> 20)
{
case 0x6e0: /* dbB */
return 1;
case 0x6e2: /* dbBd */
return 3;
default:
break;
}
return 0;
}
/* Exactly what point is a PC-relative offset relative TO?
With the C3x we have the following:
DBcond, Bcond disp + PC + 1 => PC
DBcondD, BcondD disp + PC + 3 => PC
*/
long
md_pcrel_from (fixS *fixP)
{
unsigned char *buf;
unsigned int op;
buf = (unsigned char *) fixP->fx_frag->fr_literal + fixP->fx_where;
op = (buf[3] << 24) | (buf[2] << 16) | (buf[1] << 8) | buf[0];
return ((fixP->fx_where + fixP->fx_frag->fr_address) >> 2) +
tic4x_pc_offset (op);
}
/* Fill the alignment area with NOP's on .text, unless fill-data
was specified. */
int
tic4x_do_align (int alignment ATTRIBUTE_UNUSED,
const char *fill ATTRIBUTE_UNUSED,
int len ATTRIBUTE_UNUSED,
int max ATTRIBUTE_UNUSED)
{
unsigned long nop = TIC_NOP_OPCODE;
/* Because we are talking lwords, not bytes, adjust alignment to do words */
alignment += 2;
if (alignment != 0 && !need_pass_2)
{
if (fill == NULL)
{
/*if (subseg_text_p (now_seg))*/ /* FIXME: doesn't work for .text for some reason */
frag_align_pattern( alignment, (const char *)&nop, sizeof(nop), max);
return 1;
/*else
frag_align (alignment, 0, max);*/
}
else if (len <= 1)
frag_align (alignment, *fill, max);
else
frag_align_pattern (alignment, fill, len, max);
}
/* Return 1 to skip the default alignment function */
return 1;
}
/* Look for and remove parallel instruction operator ||. */
void
tic4x_start_line (void)
{
char *s = input_line_pointer;
SKIP_WHITESPACE ();
/* If parallel instruction prefix found at start of line, skip it. */
if (*input_line_pointer == '|' && input_line_pointer[1] == '|')
{
if (insn->in_use)
{
insn->parallel = 1;
input_line_pointer ++;
*input_line_pointer = ' ';
/* So line counters get bumped. */
input_line_pointer[-1] = '\n';
}
}
else
{
/* Write out the previous insn here */
if (insn->in_use)
md_assemble (NULL);
input_line_pointer = s;
}
}
arelent *
tc_gen_reloc (asection *seg ATTRIBUTE_UNUSED, fixS *fixP)
{
arelent *reloc;
reloc = (arelent *) xmalloc (sizeof (arelent));
reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
*reloc->sym_ptr_ptr = symbol_get_bfdsym (fixP->fx_addsy);
reloc->address = fixP->fx_frag->fr_address + fixP->fx_where;
reloc->address /= OCTETS_PER_BYTE;
reloc->howto = bfd_reloc_type_lookup (stdoutput, fixP->fx_r_type);
if (reloc->howto == (reloc_howto_type *) NULL)
{
as_bad_where (fixP->fx_file, fixP->fx_line,
"Reloc %d not supported by object file format",
(int) fixP->fx_r_type);
return NULL;
}
if (fixP->fx_r_type == BFD_RELOC_HI16)
reloc->addend = fixP->fx_offset;
else
reloc->addend = fixP->fx_addnumber;
return reloc;
}
|