From 7c26196f5afeb25656f8c013a2ef13faeee25849 Mon Sep 17 00:00:00 2001 From: Doug Evans Date: Wed, 4 Feb 1998 01:54:47 +0000 Subject: * cgen-opc.c (cgen_set_cpu): Initialize hardware table. * m32r-opc.h, m32r-opc.c, m32r-asm.c, m32r-dis.c: Update. --- opcodes/m32r-opc.c | 1143 +++++++++++++++++++++++++++++++++++++--------------- 1 file changed, 817 insertions(+), 326 deletions(-) (limited to 'opcodes/m32r-opc.c') diff --git a/opcodes/m32r-opc.c b/opcodes/m32r-opc.c index deebaf3..38ad0de 100644 --- a/opcodes/m32r-opc.c +++ b/opcodes/m32r-opc.c @@ -1,5 +1,7 @@ /* CGEN opcode support for m32r. +This file is machine generated with CGEN. + Copyright (C) 1996, 1997, 1998 Free Software Foundation, Inc. This file is part of the GNU Binutils and/or GDB, the GNU debugger. @@ -30,13 +32,28 @@ with this program; if not, write to the Free Software Foundation, Inc., /* Attributes. */ -static const CGEN_ATTR_ENTRY MACH_attr[] = +static const CGEN_ATTR_ENTRY MACH_attr[] = { { "m32r", MACH_M32R }, +/* start-sanitize-m32rx */ + { "m32rx", MACH_M32RX }, +/* end-sanitize-m32rx */ + { "max", MACH_MAX }, + { 0, 0 } +}; + +/* start-sanitize-m32rx */ +static const CGEN_ATTR_ENTRY PIPE_attr[] = +{ + { "NONE", PIPE_NONE }, + { "O", PIPE_O }, + { "S", PIPE_S }, + { "OS", PIPE_OS }, { 0, 0 } }; -const CGEN_ATTR_TABLE m32r_cgen_operand_attr_table[] = +/* end-sanitize-m32rx */ +const CGEN_ATTR_TABLE m32r_cgen_operand_attr_table[] = { { "ABS-ADDR", NULL }, { "FAKE", NULL }, @@ -50,32 +67,22 @@ const CGEN_ATTR_TABLE m32r_cgen_operand_attr_table[] = { 0, 0 } }; -const CGEN_ATTR_TABLE m32r_cgen_insn_attr_table[] = +const CGEN_ATTR_TABLE m32r_cgen_insn_attr_table[] = { + { "MACH", & MACH_attr[0] }, +/* start-sanitize-m32rx */ + { "PIPE", & PIPE_attr[0] }, +/* end-sanitize-m32rx */ { "ALIAS", NULL }, { "COND-CTI", NULL }, { "FILL-SLOT", NULL }, + { "PARALLEL", NULL }, { "RELAX", NULL }, - { "RELAX-BC", NULL }, - { "RELAX-BL", NULL }, - { "RELAX-BNC", NULL }, - { "RELAX-BRA", NULL }, { "RELAXABLE", NULL }, { "UNCOND-CTI", NULL }, { 0, 0 } }; -CGEN_KEYWORD_ENTRY m32r_cgen_opval_mach_entries[] = -{ - { "m32r", MACH_M32R } -}; - -CGEN_KEYWORD m32r_cgen_opval_mach = -{ - & m32r_cgen_opval_mach_entries[0], - 1 -}; - CGEN_KEYWORD_ENTRY m32r_cgen_opval_h_gr_entries[] = { { "fp", 13 }, @@ -127,32 +134,52 @@ CGEN_KEYWORD m32r_cgen_opval_h_cr = 12 }; +/* start-sanitize-m32rx */ +CGEN_KEYWORD_ENTRY m32r_cgen_opval_h_accums_entries[] = +{ + { "a0", 0 }, + { "a1", 1 } +}; -static CGEN_HW_ENTRY m32r_cgen_hw_entries[] = +CGEN_KEYWORD m32r_cgen_opval_h_accums = { - { & m32r_cgen_hw_entries[1], "h-pc", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[2], "h-memory", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[3], "h-sint", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[4], "h-uint", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[5], "h-addr", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[6], "h-iaddr", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[7], "h-hi16", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[8], "h-slo16", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[9], "h-ulo16", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[10], "h-gr", CGEN_ASM_KEYWORD /*FIXME*/, & m32r_cgen_opval_h_gr }, - { & m32r_cgen_hw_entries[11], "h-cr", CGEN_ASM_KEYWORD /*FIXME*/, & m32r_cgen_opval_h_cr }, - { & m32r_cgen_hw_entries[12], "h-accum", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[13], "h-cond", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[14], "h-sm", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[15], "h-bsm", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[16], "h-ie", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[17], "h-bie", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { & m32r_cgen_hw_entries[18], "h-bcond", CGEN_ASM_KEYWORD /*FIXME*/, 0 }, - { NULL, "h-bpc", CGEN_ASM_KEYWORD /*FIXME*/, 0 } + & m32r_cgen_opval_h_accums_entries[0], + 2 }; +/* end-sanitize-m32rx */ + +static CGEN_HW_ENTRY m32r_cgen_hw_entries[] = +{ + { "h-pc", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-memory", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-sint", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-uint", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-addr", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-iaddr", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-hi16", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-slo16", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-ulo16", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-gr", CGEN_ASM_KEYWORD, (PTR) & m32r_cgen_opval_h_gr }, + { "h-cr", CGEN_ASM_KEYWORD, (PTR) & m32r_cgen_opval_h_cr }, + { "h-accum", CGEN_ASM_KEYWORD, (PTR) 0 }, +/* start-sanitize-m32rx */ + { "h-accums", CGEN_ASM_KEYWORD, (PTR) & m32r_cgen_opval_h_accums }, +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + { "h-abort", CGEN_ASM_KEYWORD, (PTR) 0 }, +/* end-sanitize-m32rx */ + { "h-cond", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-sm", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-bsm", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-ie", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-bie", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-bcond", CGEN_ASM_KEYWORD, (PTR) 0 }, + { "h-bpc", CGEN_ASM_KEYWORD, (PTR) 0 }, + { 0 } +}; -const CGEN_OPERAND m32r_cgen_operand_table[CGEN_NUM_OPERANDS] = +const CGEN_OPERAND m32r_cgen_operand_table[MAX_OPERANDS] = { /* pc: program counter */ { "pc", 0, 0, { 0, 0|(1< $dr,$sr */ /* 0 */ { OP, ' ', 130, ',', 129, 0 }, +/* $dr,$sr,#$slo16 */ +/* 1 */ { OP, ' ', 130, ',', 129, ',', '#', 143, 0 }, /* $dr,$sr,$slo16 */ -/* 1 */ { OP, ' ', 130, ',', 129, ',', 141, 0 }, +/* 2 */ { OP, ' ', 130, ',', 129, ',', 143, 0 }, +/* $dr,$sr,#$uimm16 */ +/* 3 */ { OP, ' ', 130, ',', 129, ',', '#', 139, 0 }, /* $dr,$sr,$uimm16 */ -/* 2 */ { OP, ' ', 130, ',', 129, ',', 139, 0 }, +/* 4 */ { OP, ' ', 130, ',', 129, ',', 139, 0 }, +/* $dr,$sr,#$ulo16 */ +/* 5 */ { OP, ' ', 130, ',', 129, ',', '#', 144, 0 }, /* $dr,$sr,$ulo16 */ -/* 3 */ { OP, ' ', 130, ',', 129, ',', 142, 0 }, +/* 6 */ { OP, ' ', 130, ',', 129, ',', 144, 0 }, +/* $dr,#$simm8 */ +/* 7 */ { OP, ' ', 130, ',', '#', 135, 0 }, /* $dr,$simm8 */ -/* 4 */ { OP, ' ', 130, ',', 135, 0 }, +/* 8 */ { OP, ' ', 130, ',', 135, 0 }, +/* $dr,$sr,#$simm16 */ +/* 9 */ { OP, ' ', 130, ',', 129, ',', '#', 136, 0 }, /* $dr,$sr,$simm16 */ -/* 5 */ { OP, ' ', 130, ',', 129, ',', 136, 0 }, +/* 10 */ { OP, ' ', 130, ',', 129, ',', 136, 0 }, /* $disp8 */ -/* 6 */ { OP, ' ', 144, 0 }, +/* 11 */ { OP, ' ', 146, 0 }, /* $disp24 */ -/* 7 */ { OP, ' ', 146, 0 }, +/* 12 */ { OP, ' ', 148, 0 }, /* $src1,$src2,$disp16 */ -/* 8 */ { OP, ' ', 131, ',', 132, ',', 145, 0 }, +/* 13 */ { OP, ' ', 131, ',', 132, ',', 147, 0 }, /* $src2,$disp16 */ -/* 9 */ { OP, ' ', 132, ',', 145, 0 }, +/* 14 */ { OP, ' ', 132, ',', 147, 0 }, /* $src1,$src2 */ -/* 10 */ { OP, ' ', 131, ',', 132, 0 }, +/* 15 */ { OP, ' ', 131, ',', 132, 0 }, +/* $src2,#$simm16 */ +/* 16 */ { OP, ' ', 132, ',', '#', 136, 0 }, /* $src2,$simm16 */ -/* 11 */ { OP, ' ', 132, ',', 136, 0 }, +/* 17 */ { OP, ' ', 132, ',', 136, 0 }, +/* $src2,#$uimm16 */ +/* 18 */ { OP, ' ', 132, ',', '#', 139, 0 }, /* $src2,$uimm16 */ -/* 12 */ { OP, ' ', 132, ',', 139, 0 }, +/* 19 */ { OP, ' ', 132, ',', 139, 0 }, +/* $src2 */ +/* 20 */ { OP, ' ', 132, 0 }, /* $sr */ -/* 13 */ { OP, ' ', 129, 0 }, +/* 21 */ { OP, ' ', 129, 0 }, /* $dr,@$sr */ -/* 14 */ { OP, ' ', 130, ',', '@', 129, 0 }, +/* 22 */ { OP, ' ', 130, ',', '@', 129, 0 }, /* $dr,@($sr) */ -/* 15 */ { OP, ' ', 130, ',', '@', '(', 129, ')', 0 }, +/* 23 */ { OP, ' ', 130, ',', '@', '(', 129, ')', 0 }, /* $dr,@($slo16,$sr) */ -/* 16 */ { OP, ' ', 130, ',', '@', '(', 141, ',', 129, ')', 0 }, +/* 24 */ { OP, ' ', 130, ',', '@', '(', 143, ',', 129, ')', 0 }, /* $dr,@($sr,$slo16) */ -/* 17 */ { OP, ' ', 130, ',', '@', '(', 129, ',', 141, ')', 0 }, +/* 25 */ { OP, ' ', 130, ',', '@', '(', 129, ',', 143, ')', 0 }, /* $dr,@$sr+ */ -/* 18 */ { OP, ' ', 130, ',', '@', 129, '+', 0 }, +/* 26 */ { OP, ' ', 130, ',', '@', 129, '+', 0 }, +/* $dr,#$uimm24 */ +/* 27 */ { OP, ' ', 130, ',', '#', 145, 0 }, /* $dr,$uimm24 */ -/* 19 */ { OP, ' ', 130, ',', 143, 0 }, +/* 28 */ { OP, ' ', 130, ',', 145, 0 }, /* $dr,$slo16 */ -/* 20 */ { OP, ' ', 130, ',', 141, 0 }, +/* 29 */ { OP, ' ', 130, ',', 143, 0 }, +/* $src1,$src2,$acc */ +/* 30 */ { OP, ' ', 131, ',', 132, ',', 141, 0 }, /* $dr */ -/* 21 */ { OP, ' ', 130, 0 }, +/* 31 */ { OP, ' ', 130, 0 }, +/* $dr,$accs */ +/* 32 */ { OP, ' ', 130, ',', 140, 0 }, /* $dr,$scr */ -/* 22 */ { OP, ' ', 130, ',', 133, 0 }, +/* 33 */ { OP, ' ', 130, ',', 133, 0 }, /* $src1 */ -/* 23 */ { OP, ' ', 131, 0 }, +/* 34 */ { OP, ' ', 131, 0 }, +/* $src1,$accs */ +/* 35 */ { OP, ' ', 131, ',', 140, 0 }, /* $sr,$dcr */ -/* 24 */ { OP, ' ', 129, ',', 134, 0 }, +/* 36 */ { OP, ' ', 129, ',', 134, 0 }, /* */ -/* 25 */ { OP, 0 }, +/* 37 */ { OP, 0 }, +/* $accs */ +/* 38 */ { OP, ' ', 140, 0 }, +/* $dr,#$hi16 */ +/* 39 */ { OP, ' ', 130, ',', '#', 142, 0 }, /* $dr,$hi16 */ -/* 26 */ { OP, ' ', 130, ',', 140, 0 }, +/* 40 */ { OP, ' ', 130, ',', 142, 0 }, +/* $dr,#$uimm5 */ +/* 41 */ { OP, ' ', 130, ',', '#', 138, 0 }, /* $dr,$uimm5 */ -/* 27 */ { OP, ' ', 130, ',', 138, 0 }, +/* 42 */ { OP, ' ', 130, ',', 138, 0 }, /* $src1,@$src2 */ -/* 28 */ { OP, ' ', 131, ',', '@', 132, 0 }, +/* 43 */ { OP, ' ', 131, ',', '@', 132, 0 }, /* $src1,@($src2) */ -/* 29 */ { OP, ' ', 131, ',', '@', '(', 132, ')', 0 }, +/* 44 */ { OP, ' ', 131, ',', '@', '(', 132, ')', 0 }, /* $src1,@($slo16,$src2) */ -/* 30 */ { OP, ' ', 131, ',', '@', '(', 141, ',', 132, ')', 0 }, +/* 45 */ { OP, ' ', 131, ',', '@', '(', 143, ',', 132, ')', 0 }, /* $src1,@($src2,$slo16) */ -/* 31 */ { OP, ' ', 131, ',', '@', '(', 132, ',', 141, ')', 0 }, +/* 46 */ { OP, ' ', 131, ',', '@', '(', 132, ',', 143, ')', 0 }, /* $src1,@+$src2 */ -/* 32 */ { OP, ' ', 131, ',', '@', '+', 132, 0 }, +/* 47 */ { OP, ' ', 131, ',', '@', '+', 132, 0 }, /* $src1,@-$src2 */ -/* 33 */ { OP, ' ', 131, ',', '@', '-', 132, 0 }, +/* 48 */ { OP, ' ', 131, ',', '@', '-', 132, 0 }, +/* #$uimm4 */ +/* 49 */ { OP, ' ', '#', 137, 0 }, /* $uimm4 */ -/* 34 */ { OP, ' ', 137, 0 }, +/* 50 */ { OP, ' ', 137, 0 }, +/* $dr,$src2 */ +/* 51 */ { OP, ' ', 130, ',', 132, 0 }, }; #undef OP @@ -304,39 +377,51 @@ static const CGEN_FORMAT format_table[] = /* 11 */ { 32, 32, 0xfff00000 }, /* f-op1.number.f-r1.number.f-op2.number.f-r2.src2.f-uimm16.uimm16. */ /* 12 */ { 32, 32, 0xfff00000 }, +/* f-op1.number.f-r1.number.f-op2.number.f-r2.src2. */ +/* 13 */ { 16, 16, 0xfff0 }, /* f-op1.number.f-r1.dr.f-op2.number.f-r2.sr.f-simm16.number. */ -/* 13 */ { 32, 32, 0xf0f0ffff }, +/* 14 */ { 32, 32, 0xf0f0ffff }, /* f-op1.number.f-r1.number.f-op2.number.f-r2.sr. */ -/* 14 */ { 16, 16, 0xfff0 }, +/* 15 */ { 16, 16, 0xfff0 }, /* f-op1.number.f-r1.dr.f-uimm24.uimm24. */ -/* 15 */ { 32, 32, 0xf0000000 }, +/* 16 */ { 32, 32, 0xf0000000 }, /* f-op1.number.f-r1.dr.f-op2.number.f-r2.number.f-simm16.slo16. */ -/* 16 */ { 32, 32, 0xf0ff0000 }, +/* 17 */ { 32, 32, 0xf0ff0000 }, +/* f-op1.number.f-r1.src1.f-acc.acc.f-op23.number.f-r2.src2. */ +/* 18 */ { 16, 16, 0xf070 }, /* f-op1.number.f-r1.dr.f-op2.number.f-r2.number. */ -/* 17 */ { 16, 16, 0xf0ff }, +/* 19 */ { 16, 16, 0xf0ff }, +/* f-op1.number.f-r1.dr.f-op2.number.f-accs.accs.f-op3.number. */ +/* 20 */ { 16, 16, 0xf0f3 }, /* f-op1.number.f-r1.dr.f-op2.number.f-r2.scr. */ -/* 18 */ { 16, 16, 0xf0f0 }, +/* 21 */ { 16, 16, 0xf0f0 }, /* f-op1.number.f-r1.src1.f-op2.number.f-r2.number. */ -/* 19 */ { 16, 16, 0xf0ff }, +/* 22 */ { 16, 16, 0xf0ff }, +/* f-op1.number.f-r1.src1.f-op2.number.f-accs.accs.f-op3.number. */ +/* 23 */ { 16, 16, 0xf0f3 }, /* f-op1.number.f-r1.dcr.f-op2.number.f-r2.sr. */ -/* 20 */ { 16, 16, 0xf0f0 }, +/* 24 */ { 16, 16, 0xf0f0 }, /* f-op1.number.f-r1.number.f-op2.number.f-r2.number. */ -/* 21 */ { 16, 16, 0xffff }, +/* 25 */ { 16, 16, 0xffff }, +/* f-op1.number.f-r1.number.f-op2.number.f-accs.accs.f-op3.number. */ +/* 26 */ { 16, 16, 0xfff3 }, /* f-op1.number.f-r1.dr.f-op2.number.f-r2.number.f-hi16.hi16. */ -/* 22 */ { 32, 32, 0xf0ff0000 }, +/* 27 */ { 32, 32, 0xf0ff0000 }, /* f-op1.number.f-r1.dr.f-shift-op2.number.f-uimm5.uimm5. */ -/* 23 */ { 16, 16, 0xf0e0 }, +/* 28 */ { 16, 16, 0xf0e0 }, /* f-op1.number.f-r1.src1.f-op2.number.f-r2.src2.f-simm16.slo16. */ -/* 24 */ { 32, 32, 0xf0f00000 }, +/* 29 */ { 32, 32, 0xf0f00000 }, /* f-op1.number.f-r1.number.f-op2.number.f-uimm4.uimm4. */ -/* 25 */ { 16, 16, 0xfff0 }, +/* 30 */ { 16, 16, 0xfff0 }, +/* f-op1.number.f-r1.dr.f-op2.number.f-r2.src2.f-uimm16.number. */ +/* 31 */ { 32, 32, 0xf0f0ffff }, }; #define A(a) (1 << CGEN_CAT3 (CGEN_INSN,_,a)) #define SYN(n) (& syntax_table[n]) #define FMT(n) (& format_table[n]) -const CGEN_INSN m32r_cgen_insn_table_entries[CGEN_NUM_INSNS] = +const CGEN_INSN m32r_cgen_insn_table_entries[MAX_INSNS] = { /* null first entry, end of all hash chains */ { { 0 }, 0 }, @@ -344,764 +429,1150 @@ const CGEN_INSN m32r_cgen_insn_table_entries[CGEN_NUM_INSNS] = { { 1, 1, 1, 1 }, "add", "add", SYN (0), FMT (0), 0xa0, - { 0, 0, { 0 } } + { 2, 0|A(PARALLEL), { (1<f_uimm16 = * valuep; break; +/* start-sanitize-m32rx */ + case M32R_OPERAND_ACCS : + fields->f_accs = * valuep; + break; +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + case M32R_OPERAND_ACC : + fields->f_acc = * valuep; + break; +/* end-sanitize-m32rx */ case M32R_OPERAND_HI16 : fields->f_hi16 = * valuep; break; @@ -1264,6 +1745,16 @@ m32r_cgen_get_operand (opindex, fields) case M32R_OPERAND_UIMM16 : value = fields->f_uimm16; break; +/* start-sanitize-m32rx */ + case M32R_OPERAND_ACCS : + value = fields->f_accs; + break; +/* end-sanitize-m32rx */ +/* start-sanitize-m32rx */ + case M32R_OPERAND_ACC : + value = fields->f_acc; + break; +/* end-sanitize-m32rx */ case M32R_OPERAND_HI16 : value = fields->f_hi16; break; -- cgit v1.1