Age | Commit message (Expand) | Author | Files | Lines |
2018-05-21 | Remove fake operand handling for extended mnemonics. | Peter Bergner | 3 | -102/+123 |
2018-05-18 | Add support for the Freescale s12z processor. | John Darrington | 9 | -0/+2765 |
2018-05-18 | opcodes sources should not include libbfd.h | Alan Modra | 2 | -7/+10 |
2018-05-17 | Updated simplified Chinese translation for the opcodes directory. | Nick Clifton | 2 | -466/+465 |
2018-05-16 | Fix disassembly mask for vector sdot on AArch64. | Tamar Christina | 3 | -160/+186 |
2018-05-15 | Implement Read/Write constraints on system registers on AArch64 | Tamar Christina | 6 | -94/+197 |
2018-05-15 | Allow non-fatal errors to be emitted and for disassembly notes be placed on A... | Tamar Christina | 3 | -3/+35 |
2018-05-15 | Modify AArch64 Assembly and disassembly functions to be able to fail and repo... | Tamar Christina | 9 | -556/+759 |
2018-05-15 | Fix error messages in the NFP sources when building for 32-bit targets. | Francois H. Theron | 2 | -45/+44 |
2018-05-09 | x86: Remove Disp<N> from movidir{i,64b} | H.J. Lu | 2 | -3/+7 |
2018-05-09 | PR22069, Several instances of register accidentally spelled as regsiter | Alan Modra | 3 | -2/+7 |
2018-05-08 | RISC-V: Add missing hint instructions from RV128I. | Jim Wilson | 2 | -9/+54 |
2018-05-08 | Correct powerpc spe opcode lookup | Alan Modra | 2 | -6/+12 |
2018-05-07 | Simplify VLE handling in print_insn_powerpc(). | Peter Bergner | 2 | -35/+26 |
2018-05-07 | Enable Intel MOVDIRI, MOVDIR64B instructions | H.J. Lu | 7 | -5115/+5285 |
2018-05-07 | x86: Replace AddrPrefixOp0 with AddrPrefixOpReg | H.J. Lu | 4 | -14/+23 |
2018-05-07 | Cleanup ppc code dealing with opcode dumps. | Peter Bergner | 3 | -44/+39 |
2018-05-01 | Fix unintialized memory in aarch64 opcodes. | Tamar Christina | 2 | -3/+7 |
2018-04-30 | This patch adds support to objdump for disassembly of NFP (Netronome Flow Pro... | Francois H. Theron | 10 | -207/+3545 |
2018-04-27 | Revert "Enable Intel MOVDIRI, MOVDIR64B instructions." | Igor Tsimbalist | 7 | -15311/+15097 |
2018-04-26 | Enable Intel MOVDIRI, MOVDIR64B instructions. | Igor Tsimbalist | 7 | -15097/+15311 |
2018-04-26 | x86: fold various non-memory operand AVX512VL templates | Jan Beulich | 3 | -2028/+570 |
2018-04-26 | x86: CpuXSAVE is a prereq for various other features | Jan Beulich | 3 | -31/+39 |
2018-04-26 | x86: drop CpuRegMMX, CpuReg[XYZ]MM, and CpuRegMask | Jan Beulich | 5 | -5220/+5212 |
2018-04-26 | x86: x87-related adjustments | Jan Beulich | 3 | -24/+30 |
2018-04-26 | x86: drop VexImmExt | Jan Beulich | 5 | -8075/+8078 |
2018-04-25 | x86: drop redundant AVX512VL shift templates | Jan Beulich | 3 | -126/+6 |
2018-04-25 | Fix the mask for the sqrdml(a|s)h instructions. | Tamar Christina | 2 | -2/+6 |
2018-04-17 | Enable Intel CLDEMOTE instruction. | Igor Tsimbalist | 7 | -5219/+5292 |
2018-04-16 | Remove sh5 and sh64 support | Alan Modra | 12 | -1595/+16 |
2018-04-16 | Remove w65 support | Alan Modra | 10 | -682/+12 |
2018-04-16 | Remove we32k support | Alan Modra | 3 | -2/+5 |
2018-04-16 | Remove m88k support | Alan Modra | 9 | -775/+11 |
2018-04-16 | Remove i370 support | Alan Modra | 10 | -1113/+12 |
2018-04-16 | Remove h8500 support | Alan Modra | 10 | -4199/+12 |
2018-04-16 | Remove tahoe support | Alan Modra | 3 | -2/+5 |
2018-04-15 | x86: Allow 32-bit registers for tpause and umwait | H.J. Lu | 4 | -38/+16 |
2018-04-11 | Enable Intel WAITPKG instructions. | Igor Tsimbalist | 7 | -5248/+5402 |
2018-04-11 | Remove i860, i960, bout and aout-adobe targets | Alan Modra | 10 | -1244/+12 |
2018-04-04 | i386: Clear vex instead of vex.evex | H.J. Lu | 2 | -6/+8 |
2018-04-04 | Update Spanish translations for ld/ opcodes/ and gold/ sub-directories | Nick Clifton | 2 | -381/+1048 |
2018-03-28 | x86: drop VecESize | Jan Beulich | 5 | -7936/+7936 |
2018-03-28 | x86: convert broadcast insn attribute to boolean | Jan Beulich | 4 | -1981/+1979 |
2018-03-28 | x86: fold to-scalar-int conversion insns | Jan Beulich | 3 | -487/+83 |
2018-03-28 | x86: don't show suffixes for to-scalar-int conversion insns | Jan Beulich | 2 | -24/+20 |
2018-03-28 | Enhance the AARCH64 assembler to support LDFF1xx instructions which use REG+R... | Nick Clifton | 6 | -571/+646 |
2018-03-22 | x86: drop pointless VecESize | Jan Beulich | 3 | -952/+958 |
2018-03-22 | x86: drop remaining redundant DispN | Jan Beulich | 2 | -75/+81 |
2018-03-22 | x86: fix swapped operand handling for BNDMOV | Jan Beulich | 4 | -7/+23 |
2018-03-22 | x86/Intel: fix fallout from earlier template folding | Jan Beulich | 3 | -25/+122 |