Age | Commit message (Expand) | Author | Files | Lines |
2020-06-14 | x86: Correct xsusldtrk mnemonic | H.J. Lu | 4 | -3/+10 |
2020-06-12 | RISC-V: Drop the privileged spec v1.9 support. | Nelson Chu | 2 | -1/+4 |
2020-06-11 | [PATCH]: aarch64: Refactor representation of system registers | Alex Coplan | 2 | -623/+471 |
2020-06-09 | i386-dis.c: Fix a typo in comments | H.J. Lu | 2 | -1/+5 |
2020-06-09 | x86: consistently print prefixes explicitly which are invalid with VEX etc | Jan Beulich | 2 | -13/+11 |
2020-06-09 | x86: fix {,V}MOV{L,H}PD disassembly | Jan Beulich | 2 | -23/+48 |
2020-06-09 | x86: utilize X macro in EVEX decoding | Jan Beulich | 6 | -411/+127 |
2020-06-09 | x86: correct decoding of packed-FP-only AVX encodings | Jan Beulich | 2 | -31/+39 |
2020-06-09 | x86: correct mis-named MOD_0F51 enumerator | Jan Beulich | 2 | -3/+8 |
2020-06-08 | [PATCH] arm: Add DFB instruction for ARMv8-R | Alex Coplan | 2 | -0/+13 |
2020-06-08 | x86: restrict use of register aliases | Jan Beulich | 2 | -1/+5 |
2020-06-06 | Power10 tidies | Alan Modra | 2 | -0/+9 |
2020-06-05 | bpf stack smashing detected | Alan Modra | 2 | -5/+11 |
2020-06-04 | cpu,gas,opcodes: remove no longer needed workaround from the BPF port | Jose E. Marchesi | 5 | -27/+35 |
2020-06-04 | opcodes: discriminate endianness and insn-endianness in CGEN ports | Jose E. Marchesi | 32 | -98/+145 |
2020-06-04 | opcodes: support insn endianness in cgen_cpu_open | Jose E. Marchesi | 30 | -70/+236 |
2020-06-03 | Updated Serbian translation for the opcodes sub-directory | Nick Clifton | 2 | -530/+1480 |
2020-06-03 | RISC-V: Fix the error when building RISC-V linux native gdbserver. | Nelson Chu | 2 | -8/+13 |
2020-06-01 | Regen opcodes/bpf-desc.c | Alan Modra | 2 | -12/+8 |
2020-05-28 | cpu,opcodes: add instruction semantics to bpf.cpu and minor fixes | Jose E. Marchesi | 5 | -204/+243 |
2020-05-28 | ubsan: nios2: undefined shift | Alan Modra | 2 | -11/+10 |
2020-05-28 | asan: ns32k: use of uninitialized value | Alan Modra | 2 | -7/+8 |
2020-05-28 | Fix a potential use of an uninitialised value in the ns32k disassembler. | Nick Clifton | 2 | -1/+9 |
2020-05-26 | Fix extraction of signed constants in nios2 disassembler (again). | Sandra Loosemore | 2 | -8/+25 |
2020-05-26 | ChangeLog entries for f687f5f563 | Stefan Schulze Frielinghaus | 1 | -0/+6 |
2020-05-26 | S/390: z13: Accept vector alignment hints | Stefan Schulze Frielinghaus | 1 | -12/+7 |
2020-05-21 | Replace "if (x) free (x)" with "free (x)", opcodes | Alan Modra | 20 | -194/+88 |
2020-05-20 | [PATCH v2 0/9] RISC-V: Support version controling for ISA standard extensions... | Nelson Chu | 4 | -63/+331 |
2020-05-19 | Power10 dcbf, sync, and wait extensions. | Peter Bergner | 2 | -26/+243 |
2020-05-19 | or1k: Regenerate opcodes after removing 32-bit support | Stafford Horne | 9 | -1648/+1195 |
2020-05-11 | Power10 VSX scalar min-max-compare quad precision operations | Alan Modra | 2 | -0/+16 |
2020-05-11 | Power10 VSX load/store rightmost element operations | Alan Modra | 2 | -0/+21 |
2020-05-11 | Power10 test lsb by byte operation | Alan Modra | 2 | -0/+5 |
2020-05-11 | Power10 string operations | Alan Modra | 2 | -0/+15 |
2020-05-11 | Power10 Set boolean extension | Peter Bergner | 2 | -0/+13 |
2020-05-11 | Power10 bit manipulation operations | Alan Modra | 2 | -1/+27 |
2020-05-11 | Power10 VSX PCV generate operations | Alan Modra | 2 | -0/+9 |
2020-05-11 | Power10 VSX Mask Manipulation Operations | Alan Modra | 2 | -1/+36 |
2020-05-11 | Power10 Reduced precision outer product operations | Alan Modra | 3 | -4/+231 |
2020-05-11 | Power10 SIMD permute class operations | Alan Modra | 2 | -3/+129 |
2020-05-11 | Power10 128-bit binary integer operations | Alan Modra | 2 | -0/+44 |
2020-05-11 | Power10 VSX 32-byte storage access | Alan Modra | 2 | -1/+44 |
2020-05-11 | Power10 vector integer multiply, divide, modulo insns | Alan Modra | 2 | -0/+23 |
2020-05-11 | Power10 byte reverse instructions | Peter Bergner | 2 | -0/+10 |
2020-05-11 | Power10 Copy/Paste Extensions | Peter Bergner | 2 | -2/+37 |
2020-05-11 | Power10 Add new L operand to the slbiag instruction | Peter Bergner | 2 | -1/+7 |
2020-05-11 | PowerPC Default disassembler to -Mpower10 | Alan Modra | 2 | -1/+5 |
2020-05-11 | PowerPC Rename powerxx to power10 | Alan Modra | 3 | -30/+41 |
2020-05-11 | Updated French translation for the ld sub-directory and an update Spanish tra... | Nick Clifton | 2 | -349/+455 |
2020-04-30 | AArch64: add GAS support for UDF instruction | Alex Coplan | 8 | -2477/+2541 |