aboutsummaryrefslogtreecommitdiff
path: root/opcodes/ChangeLog
AgeCommit message (Expand)AuthorFilesLines
2016-06-14[ARC] Add ldbit for npsGraham Markall1-0/+5
2016-06-14[ARC] Add deep packet inspection instructions for npsGraham Markall1-0/+6
2016-06-14[ARC] Add arithmetic and logic instructions for npsGraham Markall1-0/+25
2016-06-10S/390: Dump unknown instructions according to their length.Andreas Krebbel1-0/+10
2016-06-09Print symbol names in comments for LDS/STS disassembly.Denis Chertykov1-0/+5
2016-06-07PowerPC VLEAlan Modra1-0/+11
2016-06-07[ARM] Add command line option for RAS extension.Matthew Wahab1-0/+5
2016-06-03Re-add support for lbarx, lharx, stbcx. and sthcx. insns back to the E6500 cpu.Peter Bergner1-0/+6
2016-06-03Handle indirect branches for AMD64 and Intel64H.J. Lu1-0/+14
2016-06-02Add support for 48 and 64 bit ARC instructions.Andrew Burgess1-0/+33
2016-06-01add more extern CTrevor Saunders1-0/+5
2016-06-01Add support for some variants of the ARC nps400 rflt instruction.Graham Markall1-0/+5
2016-05-31sh: make constant unsigned to avoid narrowingTrevor Saunders1-0/+5
2016-05-29Add missing ChangeLog entriesH.J. Lu1-0/+10
2016-05-27Update x86 CPU_XXX_FLAGS handlingH.J. Lu1-0/+32
2016-05-27Replace CpuAMD64/CpuIntel64 with AMD64/Intel64H.J. Lu1-0/+18
2016-05-27Correct CpuMax in i386-opc.hH.J. Lu1-0/+7
2016-05-27Improve the MSP430 disassembler's handling of memory read errors.Nick Clifton1-0/+14
2016-05-26Add support for new POWER ISA 3.0 instructions.Peter Bergner1-0/+5
2016-05-25Enable VREX for all AVX512 directivesH.J. Lu1-0/+9
2016-05-25Enable VREX for AVX512 directivesH.J. Lu1-0/+7
2016-05-25Reimplement .no87/.nommx/.nosse/.noavx directivesH.J. Lu1-0/+6
2016-05-23[ARC] Update instruction type and delay slot info.Claudiu Zissulescu1-0/+12
2016-05-23[ARC] Add XY registers, update neg instruction.Claudiu Zissulescu1-0/+4
2016-05-23[ARC] Rename "class" named attributes.Claudiu Zissulescu1-0/+6
2016-05-23tic54x: rename typedef of struct symbol_Trevor Saunders1-0/+5
2016-05-19Correct "Fix powerpc subis range"Alan Modra1-0/+4
2016-05-19Fix powerpc subis rangeAlan Modra1-0/+6
2016-05-18MIPS/opcodes: Correct mixed MIPS16 and microMIPS disassemblyMaciej W. Rozycki1-0/+7
2016-05-13Accept valid one byte signed and unsigned values for the IMM8 operand.Peter Bergner1-0/+4
2016-05-11Add MIPS32 DSPr3 support.Matthew Fortune1-0/+7
2016-05-10Enable Intel RDPID instruction.Alexander Fomin1-0/+11
2016-05-10Use getters/setters to access ARM branch typeThomas Preud'homme1-0/+6
2016-05-10Add support for ARMv8-M security extensions instructionsThomas Preud'homme1-0/+11
2016-05-09opcodes,gas: sparc: fix mnemonic of faligndataiJose E. Marchesi1-0/+4
2016-05-04[ARC] Add SYNTAX_NOP and SYNTAX_1OP for extension instructionsClaudiu Zissulescu1-0/+8
2016-05-03Fix generation of AArhc64 instruction table.Szabolcs Nagy1-0/+8
2016-04-28Add support to AArch64 disassembler for verifying instructions. Add verifier...Nick Clifton1-0/+9
2016-04-23Skip if size of bfd_vma is smaller than address sizeH.J. Lu1-0/+7
2016-04-20update many old style function definitionsTrevor Saunders1-0/+23
2016-04-19opcodes/arc: Add yet more nps instructionsAndrew Burgess1-0/+18
2016-04-19opcodes/arc: Add more nps instructionsAndrew Burgess1-0/+4
2016-04-15Regenerate Makefile.in/aclocal.m4 automake 1.11.6H.J. Lu1-0/+5
2016-04-14arc/nps400 : New cmem instructions and associated relocationAndrew Burgess1-0/+8
2016-04-14opcodes/arc: Move instruction length logic to new functionAndrew Burgess1-0/+6
2016-04-13Fix disassembly of the V850's LD.BU instruction.Nick Clifton1-0/+6
2016-04-12Add support for .extCondCode, .extCoreRegister and .extAuxRegister.Claudiu Zissulescu1-0/+14
2016-04-12Update ARC instruction data-base.Claudiu Zissulescu1-0/+4
2016-04-12Add support for .extInstruction pseudo-op.Claudiu Zissulescu1-19/+50
2016-04-11MIPS/opcodes: Fix undecoded MIPS16 extended instruction bit disassemblyMaciej W. Rozycki1-0/+5