aboutsummaryrefslogtreecommitdiff
path: root/opcodes/ChangeLog
AgeCommit message (Expand)AuthorFilesLines
2014-11-06Add mach parameter to nios2_find_opcode_hash.Sandra Loosemore1-0/+5
2014-11-03Import updated translations supplied by the Translation Project.Nick Clifton1-0/+4
2014-10-31MIPS: Add Octeon 3 supportNaveen H.S1-0/+14
2014-10-29Updated/new translations provided by the Translations Project.Nick Clifton1-0/+4
2014-10-23Refactoring/cleanup of nios2 opcodes and assembler code.Sandra Loosemore1-0/+24
2014-10-21ppc: enable msgclr and msgsnd on Power8Jan Beulich1-0/+4
2014-10-17opcodes, elf: annotate instructions with HWCAP2_VIS3B.Jose E. Marchesi1-0/+1
2014-10-17opcodes: fix several misplaced hwcap entries.Jose E. Marchesi1-0/+5
2014-10-15Bump bfd version.Tristan Gingold1-0/+4
2014-10-09This is a series of patches that add support for the SPARC M7 cpu toJose E. Marchesi1-0/+21
2014-09-22Ignore MOD field for control/debug register moveH.J. Lu1-0/+11
2014-09-16NDS32/opcodes: Add audio ISA extension and modify the disassemble implemnt.Kuan-Lin Chen1-0/+18
2014-09-15Add support for MIPS R6.Andrew Bennett1-0/+30
2014-09-10Properly handle suffix for iret and sysretH.J. Lu1-0/+5
2014-09-03[PATCH/AArch64] Generic support for all system registers using mrs and msrJiong Wang1-0/+5
2014-09-03[PATCH/AArch64] Implement LSE featureJiong Wang1-0/+17
2014-08-26MIPS: Make the CODE10 operand code consistent between ISAsMaciej W. Rozycki1-0/+6
2014-08-22ARM/opcodes: Fix negative hexadecimal offset disassemblyMaciej W. Rozycki1-0/+6
2014-08-21MIPS/opcodes: Remove microMIPS 48-bit LI instructionMaciej W. Rozycki1-0/+5
2014-08-19This patch set mainly aims at improving the S/390 disassembler'sAndreas Arnez1-0/+27
2014-08-14opcodes: blackfin: convert ad-hoc ints to bfd_booleanMike Frysinger1-0/+10
2014-08-14opcodes: blackfin: simplify decode_CC2stat_0 logicMike Frysinger1-0/+6
2014-08-14opcodes: blackfin: avoid duplicate memory readsMike Frysinger1-0/+6
2014-08-13opcodes: blackfin: push down global stateMike Frysinger1-0/+14
2014-08-13opcodes: blackfin: do not force align the PCMike Frysinger1-0/+5
2014-08-13opcodes: blackfin: handle memory read errorsMike Frysinger1-0/+6
2014-07-29[MIPS] Rename COPROC related macrosMatthew Fortune1-0/+8
2014-07-29[MIPS] Implement O32 FPXX, FP64 and FP64A ABI extensionsMatthew Fortune1-0/+8
2014-07-22Add AVX512DQ instructions and their AVX512VL variants.Ilya Tocar1-0/+38
2014-07-22Add support for AVX512BW instructions and their AVX512VL versions.Ilya Tocar1-0/+74
2014-07-22Add support for AVX512VL versions of AVX512CD instructions.Ilya Tocar1-0/+14
2014-07-22Add support for AVX512VL. Add AVX512VL versions of AVX512F instructions.Ilya Tocar1-0/+23
2014-07-20or1k: add missing l.msync, l.psync and l.psync instructions.Stefan Kristiansson1-0/+5
2014-07-08Fix disasm of vmovsd/vmovss with different length values.Ilya Tocar1-0/+5
2014-07-04Rename configure.in to configure.acAlan Modra1-0/+6
2014-07-04Use modern AC_INIT in configure.inAlan Modra1-2/+11
2014-07-01Add support for the AVR Tiny series of microcontrollers.Barney Stratford1-0/+9
2014-06-26Fix a compile time warning on 32-bit hosts.Philippe De Muyter1-0/+5
2014-06-12Whitespace fixes for cpu/or1k.opcAlan Modra1-0/+5
2014-06-10Only print prefixes before fwaitH.J. Lu1-0/+6
2014-06-07Allow both signed and unsigned fields in PowerPC cmpli insnAlan Modra1-0/+4
2014-06-05Make it easy to make --disable-werror the default for both binutils and gdbJoel Brobecker1-0/+6
2014-06-03Fix the disassembly of MSP430 extended index addressing mode.Nick Clifton1-1/+6
2014-06-02This fixes a thinko in the LEON support recently added to the assembler.Eric Botcazou1-0/+5
2014-05-20Remove unnecessary header from m68k-dis.cAlan Modra1-0/+4
2014-05-09Properly display extra data/address size prefixesH.J. Lu1-0/+9
2014-05-08or1k: add support for l.swa/l.lwa atomic instructionsStefan Kristiansson1-0/+8
2014-05-07Add MIPS r3 and r5 support.Andrew Bennett1-0/+12
2014-05-07Fix an issue with "Rearrange MIPS INSN* masks" patch.Andrew Bennett1-0/+4
2014-05-05Properly handle multiple opcode prefixesH.J. Lu1-0/+26