Age | Commit message (Expand) | Author | Files | Lines |
2018-10-23 | S12Z: Handle 16 bit fixups which are constant. | John Darrington | 2 | -0/+8 |
2018-10-22 | gas simple-forward test | Alan Modra | 5 | -2/+36 |
2018-10-22 | Apply alpha BFD_RELOC_8 fixups | Alan Modra | 4 | -4/+15 |
2018-10-22 | PR23040, .uleb128 directive doesn't accept some valid expressions | Alan Modra | 4 | -20/+48 |
2018-10-20 | PR23800, .eqv doesn't always defer expression evaluation | Alan Modra | 6 | -1/+55 |
2018-10-19 | Arm: Skip new binary decode tests on pe targets | Tamar Christina | 3 | -2/+7 |
2018-10-19 | Arm: Fix disassembler crashing on -b binary when thumb file and thumb not for... | Tamar Christina | 4 | -0/+17 |
2018-10-19 | This set of changes clarifies the conditions for the R5900 short loop fix and... | Fredrik Noring | 4 | -10/+71 |
2018-10-16 | AArch64: Fix error checking for SIMD udot (by element) | Matthew Malcomson | 4 | -0/+28 |
2018-10-15 | BFD_INIT_MAGIC | Alan Modra | 2 | -1/+8 |
2018-10-11 | x86: add {,V}MOVQ cases to xmmword test | Jan Beulich | 3 | -0/+19 |
2018-10-10 | x86: fold Size{16,32,64} template attributes | Jan Beulich | 2 | -6/+11 |
2018-10-09 | [PATCH, BINUTULS, AARCH64, 9/9] Add SSBS to MSR/MRS | Sudakshina Das | 10 | -0/+220 |
2018-10-09 | [PATCH, BINUTILS, AARCH64, 8/9] Add SCXTNUM_ELx and ID_PFR2_EL1 system registers | Sudakshina Das | 4 | -0/+25 |
2018-10-09 | [PATCH, BINUTILS, AARCH64, 7/9] Add BTI instruction | Sudakshina Das | 7 | -4/+95 |
2018-10-09 | [PATCH, BINUTILS, AARCH64, 6/9] Add Random number instructions | Sudakshina Das | 6 | -1/+19 |
2018-10-09 | [PATCH, BINUTILS, AARCH64, 5/9] Add DC CVADP instruction | Sudakshina Das | 4 | -0/+9 |
2018-10-09 | [PATCH, BINUTILS, AARCH64, 4/9] Add Execution and Data Restriction instructions | Sudakshina Das | 9 | -0/+78 |
2018-10-09 | [PATCH, BINUTILS, AARCH64, 3/9] Add instruction SB for ARMv8.5-A | Sudakshina Das | 6 | -0/+40 |
2018-10-09 | [PATCH, BINUTILS, AARCH64, 2/9] Add Data procoessing instructions for ARMv8.5-A | Sudakshina Das | 3 | -0/+55 |
2018-10-09 | [PATCH, BINUTILS, AARCH64, 1/9] Add -march=armv8.5-a and related internal fea... | Sudakshina Das | 3 | -1/+9 |
2018-10-05 | x86: Add Intel ENCLV to assembler and disassembler | H.J. Lu | 5 | -0/+11 |
2018-10-05 | [Arm, 3/3] Add Execution and Data Prediction instructions for AArch32 | Sudakshina Das | 8 | -0/+63 |
2018-10-05 | [Arm, 2/3] Add instruction SB for AArch32 | Sudakshina Das | 10 | -0/+83 |
2018-10-05 | [Arm, 1/3] Add -march=armv8.5-a and related internal feature macros to AArch32 | Sudakshina Das | 4 | -0/+27 |
2018-10-05 | or1k: Add OpenRISC gas documentation | Stafford Horne | 6 | -0/+321 |
2018-10-05 | or1k: Add the l.muld, l.muldu, l.macu, l.msbu insns | Richard Henderson | 3 | -0/+52 |
2018-10-05 | or1k: Add the l.adrp insn and supporting relocations | Stafford Horne | 8 | -0/+73 |
2018-10-05 | or1k: Add relocations for high-signed and low-stores | Richard Henderson | 8 | -8/+159 |
2018-10-03 | AArch64: Add MOVPRFX tests and update testsuite | Tamar Christina | 72 | -0/+949 |
2018-10-03 | AArch64: Constraint disassembler and assembler changes. | Tamar Christina | 6 | -245/+261 |
2018-10-03 | AArch64: Close sequences at the end of sections | Tamar Christina | 3 | -0/+27 |
2018-10-03 | AArch64: Add SVE constraints verifier. | Tamar Christina | 2 | -2/+8 |
2018-10-03 | AArch64: Wire through instr_sequence | Tamar Christina | 3 | -8/+34 |
2018-10-02 | RISC-V: Add fence.tso instruction | Palmer Dabbelt | 3 | -0/+18 |
2018-09-26 | Skip broken assembler test on Windows host. | Sandra Loosemore | 2 | -1/+10 |
2018-09-25 | S/390: Fix symbolic displacement in lay | Andreas Krebbel | 4 | -1/+8 |
2018-09-21 | Correct ChangeLog entry for commit b8426d169d3f8a | H.J. Lu | 1 | -1/+1 |
2018-09-21 | gas: Make bfin-parse.c/rl78-parse.c/rx-parse.c depend on bfd/reloc.c | H.J. Lu | 3 | -6/+14 |
2018-09-21 | Fix more fallout from 17f6ade235fc | Alan Modra | 2 | -3/+6 |
2018-09-20 | gas: Update expected outputs of "readelf -wL" | H.J. Lu | 12 | -70/+86 |
2018-09-20 | S12Z/GAS: Correct a signed vs unsigned comparison error with GCC 4.1 | Maciej W. Rozycki | 2 | -11/+18 |
2018-09-20 | PPC/GAS: Correct a signed vs unsigned comparison error with GCC 4.1 | Maciej W. Rozycki | 2 | -1/+6 |
2018-09-20 | ARC: Fix build errors with large constants and C89 | Maciej W. Rozycki | 2 | -2/+7 |
2018-09-20 | Andes Technology has good news for you, we plan to update the nds32 port of b... | Nick Clifton | 15 | -1643/+3027 |
2018-09-18 | Fix Aarch64 bug in warning filtering. | Tamar Christina | 2 | -1/+6 |
2018-09-17 | RISC-V: bge[u] should get higher priority than ble[u]. | Jim Wilson | 3 | -0/+23 |
2018-09-17 | x86: Set EVex=2 on EVEX.128 only vmovd and vmovq | H.J. Lu | 6 | -0/+79 |
2018-09-17 | x86: Set Vex=1 on VEX.128 only vmovd and vmovq | H.J. Lu | 12 | -336/+131 |
2018-09-17 | x86: Add -mvexwig=[0|1] option to assembler | H.J. Lu | 13 | -11/+1545 |