aboutsummaryrefslogtreecommitdiff
path: root/gas/testsuite
AgeCommit message (Expand)AuthorFilesLines
2019-08-08Move the h8300 assembler's MOVFPE and MOVTPE tests to the correct location.Yoshinori Sato4-50/+49
2019-08-05Removes support in the ARM assembler for the unsigned variants of the VQ(R)DM...Barnaby Wilks10-2710/+38
2019-07-30RISC-V: Fix minor issues with FP csr instructions.Jim Wilson4-1/+61
2019-07-24[ARC] Update disassembler opcode selectionClaudiu Zissulescu1-1/+1
2019-07-24Complain about mbind, ifunc, and unique in final_writeAlan Modra2-2/+2
2019-07-24Define ELF_OSABI for visiumAlan Modra3-5/+10
2019-07-23[AArch64] Add support for GMID_EL1 register for +memtagKyrylo Tkachov3-0/+3
2019-07-23SHF_GNU_MBIND requires ELFOSABI_GNUAlan Modra4-3/+7
2019-07-23gas "mbind sections" testAlan Modra1-2/+0
2019-07-22This patch addresses the change in the June Armv8.1-M Mainline specification,...Barnaby Wilks8-132/+124
2019-07-19x86: Pass -O0 to assembler in noextreg.dH.J. Lu1-0/+1
2019-07-19cpu,opcodes,gas: use %r0 and %r6 instead of %a and %ctf in eBPF disassemblerJose E. Marchesi6-52/+52
2019-07-19[AArch64] Rename +bitperm to +sve2-bitpermRichard Sandiford5-5/+5
2019-07-17gas: support .half, .word and .dword directives in eBPFJose E. Marchesi4-0/+23
2019-07-16x86: fold SReg{2,3}Jan Beulich3-305/+9
2019-07-15cpu,opcodes,gas: fix explicit arguments to eBPF ldabs instructionsJose E. Marchesi3-12/+12
2019-07-14cpu,opcodes,gas: fix arguments to ldabs and ldind eBPF instructionsJose E. Marchesi3-24/+24
2019-07-09Re: gas/ELF: don't accumulate .type settingsAlan Modra1-0/+10
2019-07-05Kito's 5-part patch set to improve .insn support.Jim Wilson2-48/+70
2019-07-04gas/ELF: don't accumulate .type settingsJan Beulich4-0/+63
2019-07-03Fix assembler tests to work with toolchains that have been configured with --...Nick Clifton92-64/+98
2019-07-02This patch fixes a bug in the AArch64 assembler where an incorrect structural...Barnaby Wilks4-1/+12
2019-07-02[AArch64] Allow MOVPRFX to be used with FMOVRichard Sandiford2-0/+25
2019-07-02[AArch64] Add missing C_MAX_ELEM flags for SVE conversionsRichard Sandiford3-7/+73
2019-07-02[AArch64] Fix bogus MOVPRFX warning for GPR form of CPYRichard Sandiford3-3/+2
2019-07-01[gas][aarch64][SVE2] Fix pmull{t,b} requirement on SVE2-AESMatthew Malcomson5-10/+28
2019-07-01x86: optimize AND/OR with twice the same registerJan Beulich7-0/+396
2019-07-01x86-64: optimize certain commutative VEX-encoded insnsJan Beulich11-1245/+981
2019-07-01x86: optimize EVEX packed integer logical instructionsJan Beulich21-0/+897
2019-07-01x86: add missing pseudo ops for VPCLMULQDQ ISA extensionJan Beulich18-18/+122
2019-07-01x86: warn about insns exceeding the 15-byte limitJan Beulich5-0/+104
2019-06-27This fixes a bug in the ARm assembler where an immediate operand larger than ...Barnaby Wilk s7-6/+31
2019-06-27x86: add missing testJan Beulich2-0/+174
2019-06-27x86: allow VEX et al encodings in 16-bit (protected) modeJan Beulich13-2/+16773
2019-06-26Fix a few non-dash safe xstormy16 shell scripts.Jim Wilson2-2/+2
2019-06-25MIPS/gas: Fix order of instructions in LI macro expansionFaraz Shahbazker5-26/+100
2019-06-25x86: fix (dis)assembly of certain SSE2 insns in 16-bit modeJan Beulich3-0/+175
2019-06-25x86-64: also optimize ANDQ with immediate fitting in 7 bitsJan Beulich2-0/+12
2019-06-25x86: add CVT{,T}PS2PI cases to xmmwords testJan Beulich2-0/+6
2019-06-25PowerPC nopsAlan Modra3-0/+40
2019-06-19i386: Check vector length for EVEX broadcast instructionsH.J. Lu4-4/+11
2019-06-17i386: Check vector length for vshufXXX/vinsertXXX/vextractXXXH.J. Lu4-2/+10
2019-06-12Remove the ldmx mnemonic that never made it into POWER9.Peter Bergner2-4/+0
2019-06-05i386: Check vector length for EVEX vextractfXX and vinsertfXXH.J. Lu4-2/+12
2019-06-04i386: Check for reserved VEX.vvvv and EVEX.vvvvH.J. Lu4-0/+13
2019-06-04Enable Intel AVX512_VP2INTERSECT insnH.J. Lu15-0/+402
2019-06-04Add support for Intel ENQCMD[S] instructionsH.J. Lu11-0/+165
2019-05-30RISC-V: Fix lui argument parsing.Jim Wilson2-0/+5
2019-05-28x86: Add CheckRegSize to AVX512_BF16 instructions with Disp8ShiftVLH.J. Lu4-0/+18
2019-05-27Fix failure on powerpc 32-bit only targetsAlan Modra1-1/+12