aboutsummaryrefslogtreecommitdiff
path: root/gas/testsuite/ChangeLog
AgeCommit message (Expand)AuthorFilesLines
2015-07-30Properly disassemble movnti in Intel modeH.J. Lu1-0/+7
2015-07-24Fix the evaluation of RL78 complex relocs, by making immediate values be comp...Nick Clifton1-0/+7
2015-07-24Remove leading/trailing white spaces in ChangeLogH.J. Lu1-1/+1
2015-07-22Fix memory operand size for vcvtt?ps2u?qq instructionsH.J. Lu1-0/+19
2015-07-21[ARM] Support correctly spelled ARMv6KZ architecture namesMatthew Wahab1-0/+5
2015-07-16[AArch64][2/3] GAS support BFD_RELOC_AARCH64_TLSLD_ADR_PREL21Jiong Wang1-0/+7
2015-07-16[ARM] Make human parsing of "processor does not support instruction in mode" ...James Greenhalgh1-0/+9
2015-07-10Updated to accept .debug_* sectionsH.J. Lu1-0/+4
2015-07-10Add missing changelog entriesAlan Modra1-0/+6
2015-07-08Define DIFF_EXPR_OK for avr target to allow PC relative difference relocation.Denis Chertykov1-0/+5
2015-07-03Remove ppc860, ppc750cl, ppc7450 insns from common ppc.Alan Modra1-0/+4
2015-07-01Assembler tests for Nios II R2Sandra Loosemore1-0/+126
2015-06-30Add support for monitorx/mwaitx instructionsAmit Pawar1-0/+18
2015-06-27Update ia64 gas testsH.J. Lu1-0/+5
2015-06-25Update .strtab section sizes in mmix testsH.J. Lu1-0/+5
2015-06-25Use strtab with GC and suffix merging for .strtabH.J. Lu1-0/+7
2015-06-22PPC sync instruction accepts invalid and incompatible operandsPeter Bergner1-0/+5
2015-06-22Stop "objdump -d" from disassembling past a symbolic address.Nick Clifton1-0/+11
2015-06-19Allow for optional operands with non-zero default values.Peter Bergner1-0/+6
2015-06-18Add support for using the ADR alias in Thumb mode against nearby symbols.Nick Clifton1-0/+7
2015-06-18Fix the computation of the addends for an ARM_TLS_LE32 reloc.Nick Clifton1-0/+7
2015-06-17Add support for converting LDR Rx,=<imm> to MOV or MVN in Thumb2 mode.Alessandro Marzocchi1-0/+6
2015-06-17Add support for converting VLDR <reg>,=<constant> to a VMOV instruction when ...Alessandro Marzocchi1-0/+10
2015-06-16[AArch64] Support id_mmfr4 system registerMatthew Wahab1-0/+5
2015-06-15[AArch64] Gas add BFD_RELOC_AARCH64_LD64_GOTOFF_LO15 supportRenlin Li1-0/+5
2015-06-15gas: Don't use frag_align but use plain padding to align .debug_aranges.Mark Wielaard1-0/+5
2015-06-03[ARM] Commit approaved testcases missed in previous commitMatthew Wahab1-0/+5
2015-06-02[ARM] Add support for ARMv8.1 PAN extensionMatthew Wahab1-9/+14
2015-06-02[AArch64] Support for ARMv8.1a Adv.SIMD instructionsMatthew Wahab1-0/+6
2015-06-02[AArch64] Support for ARMv8.1a Limited Ordering Regions extensionMatthew Wahab1-0/+6
2015-06-01[AArch64][GAS] Add support for PAN architecture extensionMatthew Wahab1-0/+6
2015-06-01[AArch64] GAS support BFD_RELOC_AARCH64_LD32_GOTPAGE_LO14Jiong Wang1-0/+5
2015-06-01[AArch64] GAS Support BFD_RELOC_AARCH64_LD64_GOTPAGE_LO15Jiong Wang1-0/+5
2015-06-01x86/Intel: disassemble vcvt{,u}si2s{d,s} with correct operand orderJan Beulich1-0/+7
2015-06-01x86/Intel: accept mandated operand order for vcvt{,u}si2s{d,s}Jan Beulich1-0/+9
2015-05-28Compact EH SupportCatherine Moore1-0/+32
2015-05-15Support AMD64/Intel ISAs in assembler/disassemblerH.J. Lu1-0/+11
2015-05-15Add -mshared option to x86 ELF assemblerH.J. Lu1-0/+11
2015-05-14Fix some PPC assembler errors.Peter Bergner1-0/+9
2015-05-13xtensa: fix gas trampolines regressionMax Filippov1-0/+4
2015-05-13Revert "Add -mno-shared to x86 assembler"H.J. Lu1-6/+0
2015-05-13Add missing ChangeLog entries for PR binutis/18386H.J. Lu1-0/+11
2015-05-11Add Intel MCU support to gasH.J. Lu1-0/+17
2015-05-08Change ARM symbol name verification code so that it only triggers when the fo...Nick Clifton1-0/+7
2015-05-08Add -mno-shared to x86 assemblerH.J. Lu1-0/+6
2015-05-07Optimize branches to non-weak symbols with visibilityH.J. Lu1-0/+7
2015-05-06gas: added tests for the sparc natural instructions.Jose E. Marchesi1-0/+8
2015-05-06gas: support for the sparc %ncc condition codes register.Jose E. Marchesi1-0/+10
2015-05-06[AArch64] Record instruction alignment for .inst directiveRenlin Li1-0/+5
2015-05-05[AARCH64] Positively emit symbols for alignmentRenlin Li1-0/+7