diff options
author | Doug Evans <dje@google.com> | 1998-12-14 23:31:28 +0000 |
---|---|---|
committer | Doug Evans <dje@google.com> | 1998-12-14 23:31:28 +0000 |
commit | b58ffc7b4ec1d5fd2829784ea1c78b7e3df7479b (patch) | |
tree | 7a64dde12197de63be27c7ee739fc6e24aaed100 /sim/testsuite | |
parent | 71d0d0a788ed0ecdcad1f06499c42aa364dadc02 (diff) | |
download | gdb-b58ffc7b4ec1d5fd2829784ea1c78b7e3df7479b.zip gdb-b58ffc7b4ec1d5fd2829784ea1c78b7e3df7479b.tar.gz gdb-b58ffc7b4ec1d5fd2829784ea1c78b7e3df7479b.tar.bz2 |
* sim/m32r/uread16.ms: New testcase.
* sim/m32r/uread32.ms: New testcase.
* sim/m32r/uwrite16.ms: New testcase.
* sim/m32r/uwrite32.ms: New testcase.
Diffstat (limited to 'sim/testsuite')
-rw-r--r-- | sim/testsuite/ChangeLog | 5 | ||||
-rw-r--r-- | sim/testsuite/sim/m32r/.Sanitize | 4 | ||||
-rw-r--r-- | sim/testsuite/sim/m32r/uread16.ms | 18 | ||||
-rw-r--r-- | sim/testsuite/sim/m32r/uread32.ms | 18 | ||||
-rw-r--r-- | sim/testsuite/sim/m32r/uwrite16.ms | 18 | ||||
-rw-r--r-- | sim/testsuite/sim/m32r/uwrite32.ms | 18 |
6 files changed, 81 insertions, 0 deletions
diff --git a/sim/testsuite/ChangeLog b/sim/testsuite/ChangeLog index 2a1adf2..29dc237 100644 --- a/sim/testsuite/ChangeLog +++ b/sim/testsuite/ChangeLog @@ -10,6 +10,11 @@ * sim/m32r/trap.cgs: Properly align trap2_handler. + * sim/m32r/uread16.ms: New testcase. + * sim/m32r/uread32.ms: New testcase. + * sim/m32r/uwrite16.ms: New testcase. + * sim/m32r/uwrite32.ms: New testcase. + 1998-12-14 Dave Brolley <brolley@cygnus.com> * sim/fr30/call.cgs: Test ret here as well. diff --git a/sim/testsuite/sim/m32r/.Sanitize b/sim/testsuite/sim/m32r/.Sanitize index 79687a2..6c2bde7 100644 --- a/sim/testsuite/sim/m32r/.Sanitize +++ b/sim/testsuite/sim/m32r/.Sanitize @@ -168,6 +168,10 @@ xor3.cgs hello.ms hw-trap.ms +uread16.ms +uread32.ms +uwrite16.ms +uwrite32.ms Things-to-lose: diff --git a/sim/testsuite/sim/m32r/uread16.ms b/sim/testsuite/sim/m32r/uread16.ms new file mode 100644 index 0000000..550e99a --- /dev/null +++ b/sim/testsuite/sim/m32r/uread16.ms @@ -0,0 +1,18 @@ +# mach: m32r m32rx +# xerror: +# output: *misaligned read* + + .include "testutils.inc" + + start + +; construct bra trap2_handler in trap 2 slot + ld24 r0,#foo+1 + ldh r0,@r0 + fail + exit 0 + +.data + .p2align 2 +foo: + .short 42 diff --git a/sim/testsuite/sim/m32r/uread32.ms b/sim/testsuite/sim/m32r/uread32.ms new file mode 100644 index 0000000..935c716 --- /dev/null +++ b/sim/testsuite/sim/m32r/uread32.ms @@ -0,0 +1,18 @@ +# mach: m32r m32rx +# xerror: +# output: *misaligned read* + + .include "testutils.inc" + + start + +; construct bra trap2_handler in trap 2 slot + ld24 r0,#foo+1 + ld r0,@r0 + fail + exit 0 + +.data + .p2align 2 +foo: + .word 42 diff --git a/sim/testsuite/sim/m32r/uwrite16.ms b/sim/testsuite/sim/m32r/uwrite16.ms new file mode 100644 index 0000000..11bfd6e --- /dev/null +++ b/sim/testsuite/sim/m32r/uwrite16.ms @@ -0,0 +1,18 @@ +# mach: m32r m32rx +# xerror: +# output: *misaligned write* + + .include "testutils.inc" + + start + +; construct bra trap2_handler in trap 2 slot + ld24 r0,#foo+1 + sth r0,@r0 + fail + exit 0 + +.data + .p2align 2 +foo: + .short 42 diff --git a/sim/testsuite/sim/m32r/uwrite32.ms b/sim/testsuite/sim/m32r/uwrite32.ms new file mode 100644 index 0000000..495a123 --- /dev/null +++ b/sim/testsuite/sim/m32r/uwrite32.ms @@ -0,0 +1,18 @@ +# mach: m32r m32rx +# xerror: +# output: *misaligned write* + + .include "testutils.inc" + + start + +; construct bra trap2_handler in trap 2 slot + ld24 r0,#foo+1 + st r0,@r0 + fail + exit 0 + +.data + .p2align 2 +foo: + .word 42 |