aboutsummaryrefslogtreecommitdiff
path: root/sim/m32r/model.c
diff options
context:
space:
mode:
authorDoug Evans <dje@google.com>1998-01-20 06:18:51 +0000
committerDoug Evans <dje@google.com>1998-01-20 06:18:51 +0000
commit9d70630e0d1913b7edcf41778db9b757962548e9 (patch)
treed729e5f40e54dd94217e8f70abae3a26176d9a2f /sim/m32r/model.c
parent369fba30897458a842d6f599fde08b45804ebef3 (diff)
downloadgdb-9d70630e0d1913b7edcf41778db9b757962548e9.zip
gdb-9d70630e0d1913b7edcf41778db9b757962548e9.tar.gz
gdb-9d70630e0d1913b7edcf41778db9b757962548e9.tar.bz2
Regenerate.
Diffstat (limited to 'sim/m32r/model.c')
-rw-r--r--sim/m32r/model.c405
1 files changed, 405 insertions, 0 deletions
diff --git a/sim/m32r/model.c b/sim/m32r/model.c
new file mode 100644
index 0000000..7ab18a4
--- /dev/null
+++ b/sim/m32r/model.c
@@ -0,0 +1,405 @@
+/* Simulator model support for m32r.
+
+Copyright (C) 1996, 1997, 1998 Free Software Foundation, Inc.
+
+This file is part of the GNU Simulators.
+
+This program is free software; you can redistribute it and/or modify
+it under the terms of the GNU General Public License as published by
+the Free Software Foundation; either version 2, or (at your option)
+any later version.
+
+This program is distributed in the hope that it will be useful,
+but WITHOUT ANY WARRANTY; without even the implied warranty of
+MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
+GNU General Public License for more details.
+
+You should have received a copy of the GNU General Public License along
+with this program; if not, write to the Free Software Foundation, Inc.,
+59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
+
+*/
+
+#define WANT_CPU
+#define WANT_CPU_M32R
+
+#include "sim-main.h"
+#include "cpu-sim.h"
+#include "cpu-opc.h"
+
+/* The profiling data is recorded here, but is accessed via the profiling
+ mechanism. After all, this is information for profiling. */
+
+#if WITH_PROFILE_MODEL_P
+
+/* Track function unit usage for an instruction. */
+
+void
+model_profile_insn (SIM_CPU *current_cpu, ARGBUF *abuf)
+{
+ const MODEL *model = CPU_MODEL (current_cpu);
+ const INSN_TIMING *timing = MODEL_TIMING (model);
+ const CGEN_INSN *insn = abuf->opcode;
+ const UNIT *unit = &timing[CGEN_INSN_INDEX (insn)].units[0];
+ const UNIT *unit_end = unit + MAX_UNITS;
+ PROFILE_DATA *profile = CPU_PROFILE_DATA (current_cpu);
+
+ do
+ {
+ switch (unit->name)
+ {
+ case UNIT_M32R_D_U_STORE :
+ PROFILE_MODEL_CYCLE_COUNT (profile) += unit->done;
+ m32r_model_mark_unbusy_reg (current_cpu, abuf);
+ break;
+ case UNIT_M32R_D_U_LOAD :
+ PROFILE_MODEL_CYCLE_COUNT (profile) += unit->done;
+ m32r_model_mark_busy_reg (current_cpu, abuf);
+ break;
+ case UNIT_M32R_D_U_EXEC :
+ PROFILE_MODEL_CYCLE_COUNT (profile) += unit->done;
+ m32r_model_mark_unbusy_reg (current_cpu, abuf);
+ break;
+ case UNIT_TEST_U_EXEC :
+ PROFILE_MODEL_CYCLE_COUNT (profile) += unit->done;
+ break;
+ }
+ ++unit;
+ }
+ while (unit != unit_end && unit->name != UNIT_NONE);
+}
+
+/* Track function unit usage for an instruction. */
+
+void
+model_profile_cti_insn (SIM_CPU *current_cpu, ARGBUF *abuf, int taken_p)
+{
+ const MODEL *model = CPU_MODEL (current_cpu);
+ const INSN_TIMING *timing = MODEL_TIMING (model);
+ const CGEN_INSN *insn = abuf->opcode;
+ const UNIT *unit = &timing[CGEN_INSN_INDEX (insn)].units[0];
+ const UNIT *unit_end = unit + MAX_UNITS;
+ PROFILE_DATA *profile = CPU_PROFILE_DATA (current_cpu);
+
+ do
+ {
+ switch (unit->name)
+ {
+ case UNIT_M32R_D_U_STORE :
+ PROFILE_MODEL_CYCLE_COUNT (profile) += unit->done;
+ m32r_model_mark_unbusy_reg (current_cpu, abuf);
+ break;
+ case UNIT_M32R_D_U_LOAD :
+ PROFILE_MODEL_CYCLE_COUNT (profile) += unit->done;
+ m32r_model_mark_busy_reg (current_cpu, abuf);
+ break;
+ case UNIT_M32R_D_U_EXEC :
+ PROFILE_MODEL_CYCLE_COUNT (profile) += unit->done;
+ if (taken_p) PROFILE_MODEL_CTI_STALL_COUNT (profile) += 2;
+ m32r_model_mark_unbusy_reg (current_cpu, abuf);
+ break;
+ case UNIT_TEST_U_EXEC :
+ PROFILE_MODEL_CYCLE_COUNT (profile) += unit->done;
+ break;
+ }
+ if (taken_p)
+ PROFILE_MODEL_TAKEN_COUNT (profile) += 1;
+ else
+ PROFILE_MODEL_UNTAKEN_COUNT (profile) += 1;
+ ++unit;
+ }
+ while (unit != unit_end && unit->name != UNIT_NONE);
+}
+
+/* We assume UNIT_NONE == 0 because the tables don't always terminate
+ entries with it. */
+
+/* Model timing data for `m32r/d'. */
+
+static const INSN_TIMING m32r_d_timing[] = {
+ { { (UQI) UNIT_NONE } }, /* illegal insn */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* add */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* add3 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* and */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* and3 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* or */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* or3 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* xor */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* xor3 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* addi */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* addv */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* addv3 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* addx */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bc8 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bc8.s */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bc24 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bc24.l */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* beq */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* beqz */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bgez */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bgtz */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* blez */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bltz */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bnez */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bl8 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bl8.s */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bl24 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bl24.l */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bnc8 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bnc8.s */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bnc24 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bnc24.l */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bne */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bra8 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bra8.s */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bra24 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* bra24.l */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* cmp */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* cmpi */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* cmpu */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* cmpui */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 37, 37 } }, /* div */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 37, 37 } }, /* divu */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 37, 37 } }, /* rem */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 37, 37 } }, /* remu */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* jl */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* jmp */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ld */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ld-2 */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ld-d */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ld-d2 */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ldb */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ldb-2 */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ldb-d */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ldb-d2 */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ldh */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ldh-2 */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ldh-d */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ldh-d2 */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ldub */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ldub-2 */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ldub-d */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ldub-d2 */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* lduh */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* lduh-2 */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* lduh-d */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* lduh-d2 */
+ { { (UQI) UNIT_M32R_D_U_LOAD, 1, 1 } }, /* ld-plus */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* ld24 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* ldi8 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* ldi8a */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* ldi16 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* ldi16a */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* lock */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* machi */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* maclo */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* macwhi */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* macwlo */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 3, 3 } }, /* mul */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* mulhi */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* mullo */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* mulwhi */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* mulwlo */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* mv */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* mvfachi */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* mvfaclo */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* mvfacmi */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* mvfc */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* mvtachi */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* mvtaclo */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* mvtc */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* neg */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 0, 0 } }, /* nop */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* not */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* rac */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* rach */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* rte */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* seth */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* sll */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* sll3 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* slli */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* sra */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* sra3 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* srai */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* srl */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* srl3 */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* srli */
+ { { (UQI) UNIT_M32R_D_U_STORE, 1, 1 } }, /* st */
+ { { (UQI) UNIT_M32R_D_U_STORE, 1, 1 } }, /* st-2 */
+ { { (UQI) UNIT_M32R_D_U_STORE, 1, 1 } }, /* st-d */
+ { { (UQI) UNIT_M32R_D_U_STORE, 1, 1 } }, /* st-d2 */
+ { { (UQI) UNIT_M32R_D_U_STORE, 1, 1 } }, /* stb */
+ { { (UQI) UNIT_M32R_D_U_STORE, 1, 1 } }, /* stb-2 */
+ { { (UQI) UNIT_M32R_D_U_STORE, 1, 1 } }, /* stb-d */
+ { { (UQI) UNIT_M32R_D_U_STORE, 1, 1 } }, /* stb-d2 */
+ { { (UQI) UNIT_M32R_D_U_STORE, 1, 1 } }, /* sth */
+ { { (UQI) UNIT_M32R_D_U_STORE, 1, 1 } }, /* sth-2 */
+ { { (UQI) UNIT_M32R_D_U_STORE, 1, 1 } }, /* sth-d */
+ { { (UQI) UNIT_M32R_D_U_STORE, 1, 1 } }, /* sth-d2 */
+ { { (UQI) UNIT_M32R_D_U_STORE, 1, 1 } }, /* st-plus */
+ { { (UQI) UNIT_M32R_D_U_STORE, 1, 1 } }, /* st-minus */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* sub */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* subv */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* subx */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* trap */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* unlock */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* push */
+ { { (UQI) UNIT_M32R_D_U_EXEC, 1, 1 } }, /* pop */
+};
+
+/* Model timing data for `test'. */
+
+static const INSN_TIMING test_timing[] = {
+ { { (UQI) UNIT_NONE } }, /* illegal insn */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* add */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* add3 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* and */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* and3 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* or */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* or3 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* xor */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* xor3 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* addi */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* addv */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* addv3 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* addx */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bc8 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bc8.s */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bc24 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bc24.l */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* beq */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* beqz */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bgez */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bgtz */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* blez */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bltz */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bnez */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bl8 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bl8.s */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bl24 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bl24.l */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bnc8 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bnc8.s */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bnc24 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bnc24.l */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bne */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bra8 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bra8.s */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bra24 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* bra24.l */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* cmp */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* cmpi */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* cmpu */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* cmpui */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* div */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* divu */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* rem */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* remu */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* jl */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* jmp */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ld */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ld-2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ld-d */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ld-d2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldb */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldb-2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldb-d */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldb-d2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldh */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldh-2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldh-d */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldh-d2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldub */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldub-2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldub-d */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldub-d2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* lduh */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* lduh-2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* lduh-d */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* lduh-d2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ld-plus */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ld24 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldi8 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldi8a */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldi16 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* ldi16a */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* lock */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* machi */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* maclo */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* macwhi */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* macwlo */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* mul */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* mulhi */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* mullo */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* mulwhi */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* mulwlo */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* mv */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* mvfachi */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* mvfaclo */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* mvfacmi */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* mvfc */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* mvtachi */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* mvtaclo */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* mvtc */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* neg */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* nop */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* not */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* rac */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* rach */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* rte */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* seth */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* sll */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* sll3 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* slli */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* sra */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* sra3 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* srai */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* srl */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* srl3 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* srli */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* st */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* st-2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* st-d */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* st-d2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* stb */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* stb-2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* stb-d */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* stb-d2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* sth */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* sth-2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* sth-d */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* sth-d2 */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* st-plus */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* st-minus */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* sub */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* subv */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* subx */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* trap */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* unlock */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* push */
+ { { (UQI) UNIT_TEST_U_EXEC, 1, 1 } }, /* pop */
+};
+
+#endif /* WITH_PROFILE_MODEL_P */
+
+#if WITH_PROFILE_MODEL_P
+#define TIMING_DATA(td) td
+#else
+#define TIMING_DATA(td) 0
+#endif
+
+const MODEL m32r_models[] = {
+ { "m32r/d", &machs[MACH_M32R], TIMING_DATA (& m32r_d_timing[0]) },
+ { "test", &machs[MACH_M32R], TIMING_DATA (& test_timing[0]) },
+ { 0 }
+};
+
+/* The properties of this cpu's implementation. */
+
+const IMP_PROPERTIES m32r_imp_properties = {
+ sizeof (SIM_CPU)
+#if WITH_SCACHE
+ , sizeof (SCACHE)
+#endif
+};
+