aboutsummaryrefslogtreecommitdiff
path: root/sim/d10v/ChangeLog
diff options
context:
space:
mode:
authorFrank Ch. Eigler <fche@redhat.com>2000-03-04 12:46:44 +0000
committerFrank Ch. Eigler <fche@redhat.com>2000-03-04 12:46:44 +0000
commit8ae7f924f36810814ec82c523bfc938c26b78c00 (patch)
treea631d9b34eeb052248e493f417293df84985a321 /sim/d10v/ChangeLog
parent109213fcdaaaa22fcbbc079642d0c02f1e638449 (diff)
downloadgdb-8ae7f924f36810814ec82c523bfc938c26b78c00.zip
gdb-8ae7f924f36810814ec82c523bfc938c26b78c00.tar.gz
gdb-8ae7f924f36810814ec82c523bfc938c26b78c00.tar.bz2
* moved misplaced ChangeLog entry
Diffstat (limited to 'sim/d10v/ChangeLog')
-rw-r--r--sim/d10v/ChangeLog5
1 files changed, 5 insertions, 0 deletions
diff --git a/sim/d10v/ChangeLog b/sim/d10v/ChangeLog
index 2327166..6d8993a 100644
--- a/sim/d10v/ChangeLog
+++ b/sim/d10v/ChangeLog
@@ -17,6 +17,11 @@ Mon Jan 3 00:14:33 2000 Andrew Cagney <cagney@b1.cygnus.com>
OP_6E1F, OP_6A01, OP_6E01, OP_37010000): For "ld", "ld2w", "st"
and "st2w" check that the address is aligned.
+1999-12-30 Chandra Chavva <cchavva@cygnus.com>
+
+ * d10v_sim.h (INC_ADDR): Added code to assign
+ proper address for loads with predec operations.
+
1999-11-25 Nick Clifton <nickc@cygnus.com>
* simops.c (OP_4E0F): New function: Simulate new bit pattern for