aboutsummaryrefslogtreecommitdiff
path: root/opcodes/arc-fxi.h
diff options
context:
space:
mode:
authorJim Wilson <jimw@sifive.com>2019-02-08 12:57:12 -0800
committerJim Wilson <jimw@sifive.com>2019-02-08 13:16:50 -0800
commitca0bc1509849a3871e99fdf48705b93f18d5fa7b (patch)
tree843a43250dfbfecb21abe4c3ba215e37544a9983 /opcodes/arc-fxi.h
parent46cbf38dc3a7c6d0e339f95d56590711b06427a1 (diff)
downloadgdb-ca0bc1509849a3871e99fdf48705b93f18d5fa7b.zip
gdb-ca0bc1509849a3871e99fdf48705b93f18d5fa7b.tar.gz
gdb-ca0bc1509849a3871e99fdf48705b93f18d5fa7b.tar.bz2
RISC-V: Compress 3-operand beq/bne against x0.
This lets us accept an instruction like beq a2,x0,.Label and generate a compressed beqz. This will allow some future simplications to the gcc support, e.g. eliminating some duplicate patterns, and avoiding adding new duplicate patterns, since currently we have to handle signed and equality compares against zero specially. Tested with rv{32,64}-{elf,linux} cross builds and make checks for binutils and gcc. There were no regressions. gas/ * config/tc-riscv.c (validate_riscv_insn) <'C'>: Add 'z' support. (riscv_ip) <'C'>: Add 'z' support. opcodes/ * riscv-opc.c (riscv_opcodes) <beq>: Use Cz to compress 3 operand form. <bne>: Likewise.
Diffstat (limited to 'opcodes/arc-fxi.h')
0 files changed, 0 insertions, 0 deletions