diff options
author | Mike Frysinger <vapier@gentoo.org> | 2015-03-30 03:06:20 -0400 |
---|---|---|
committer | Mike Frysinger <vapier@gentoo.org> | 2015-03-30 03:06:33 -0400 |
commit | 99956be1d73c5705b4032f9add2d3cfbf6b634a3 (patch) | |
tree | 1e69910a0af878662e94a05ae101f1a42856f0d4 | |
parent | 541ebcee679ccda568b49af01b1da74387623386 (diff) | |
download | gdb-99956be1d73c5705b4032f9add2d3cfbf6b634a3.zip gdb-99956be1d73c5705b4032f9add2d3cfbf6b634a3.tar.gz gdb-99956be1d73c5705b4032f9add2d3cfbf6b634a3.tar.bz2 |
sim: d10v: add missing sim-main.h
-rw-r--r-- | sim/d10v/sim-main.h | 55 |
1 files changed, 55 insertions, 0 deletions
diff --git a/sim/d10v/sim-main.h b/sim/d10v/sim-main.h new file mode 100644 index 0000000..ac32f29 --- /dev/null +++ b/sim/d10v/sim-main.h @@ -0,0 +1,55 @@ +/* Simulation code for the d10v processor. + Copyright (C) 2009-2015 Free Software Foundation, Inc. + + This file is part of simulators. + + This program is free software; you can redistribute it and/or modify + it under the terms of the GNU General Public License as published by + the Free Software Foundation; either version 3 of the License, or + (at your option) any later version. + + This program is distributed in the hope that it will be useful, + but WITHOUT ANY WARRANTY; without even the implied warranty of + MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + GNU General Public License for more details. + + You should have received a copy of the GNU General Public License + along with this program. If not, see <http://www.gnu.org/licenses/>. */ + +#ifndef SIM_MAIN_H +#define SIM_MAIN_H + +#include "sim-basics.h" + +typedef address_word sim_cia; +typedef long int word; +typedef unsigned long int uword; + +typedef struct _sim_cpu SIM_CPU; + +#include "sim-base.h" +#include "bfd.h" + +#include "d10v_sim.h" + +#define CIA_GET(cpu) PC +#define CIA_SET(cpu,val) SET_PC (val) + +struct _sim_cpu { + + sim_cpu_base base; +}; + +struct sim_state { + + sim_cpu *cpu[MAX_NR_PROCESSORS]; +#if (WITH_SMP) +#define STATE_CPU(sd,n) ((sd)->cpu[n]) +#else +#define STATE_CPU(sd,n) ((sd)->cpu[0]) +#endif + + sim_state_base base; +}; + +#endif |